

## PRODUCT/PROCESS CHANGE NOTIFICATION

PCN IPG/14/8597 Dated 17 Jul 2014

TO-220FP and DO-220FP Back-End line relocation from Longgang to Shenzhen (China)

#### Table 1. Change Implementation Schedule

| Forecasted implementation date for change                                                       | 10-Jul-2014 |
|-------------------------------------------------------------------------------------------------|-------------|
| Forecasted availability date of samples for customer                                            | 10-Jul-2014 |
| Forecasted date for <b>STMicroelectronics</b><br>change Qualification Plan results availability | 10-Jul-2014 |
| Estimated date of changed product first shipment                                                | 16-Oct-2014 |

#### Table 2. Change Identification

| Product Identification<br>(Product Family/Commercial Product) | see attached list                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of change                                                | Package assembly location change, Testing location change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Reason for change                                             | To improve service to ST Customers and standardize manufacturing processes                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Description of the change                                     | Following up on the plan already announced by our CEO over the consolidation of assembly and testing activities in Shenzhen (China), we're going to adopt Shenzhen (China) plant as main Assembly / Testing for TO-220FP and DO-220FP products. These packages have been produced for many years both in Longgang and Shenzhen plants with the same materials, equipment and processes, therefore products manufactured in Shenzhen (China) guarantee the same quality and electrical characteristics as reported in the relevant datasheets. |
| Change Product Identification                                 | "GK" marked on the package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Manufacturing Location(s)                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

#### Table 3. List of Attachments

| Customer Part numbers list |  |
|----------------------------|--|
| Qualification Plan results |  |

| Customer Acknowledgement of Receipt                       | PCN IPG/14/8597   |
|-----------------------------------------------------------|-------------------|
| Please sign and return to STMicroelectronics Sales Office | Dated 17 Jul 2014 |
| Qualification Plan Denied                                 | Name:             |
| Qualification Plan Approved                               | Title:            |
|                                                           | Company:          |
| Change Denied                                             | Date:             |
| Change Approved                                           | Signature:        |
| Remark                                                    |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |
|                                                           |                   |

| Name                | Function          |
|---------------------|-------------------|
| Giuffrida, Antonino | Marketing Manager |
| Martelli, Nunzio    | Product Manager   |
| Vitali, Gian Luigi  | Q.A. Manager      |

### **DOCUMENT APPROVAL**

#### WHAT:

Following up on the plan already announced by our CEO over the consolidation of assembly and testing activities in Shenzhen (China), we're going to adopt Shenzhen (China) plant as main Assembly / Testing for TO-220FP and DO-220FP products.

These packages have been produced for many years both in Longgang and Shenzhen plants with the same materials, equipment and processes, therefore products manufactured in Shenzhen (China) guarantee the same quality and electrical characteristics as reported in the relevant datasheets.

For the complete list of the part numbers affected by this change, please refer to the attached Products List.

**Samples**, of the test vehicles manufactured in the ST plant of Shenzhen are available under 1 month upon request for customer qualification, while the full availability of products will be granted from wk 30 2014 onwards. Any other sample for granting customer's qualification will be supported upon request.

#### WHY:

To improve service to ST Customers and optimize manufacturing processes.

#### HOW:

By transferring the existing equipment from the Longgang ST plant, to the ST Shenzhen assembly and testing premises.

The change here reported will not affect the electrical, dimensional and thermal parameters. There is as well neither modification in the packing mode or in the standard delivery quantities.

#### **Qualification program and results:**

The qualification program consists in a full set of comparative electrical characterization and reliability tests. Please refer to Appendix 1 for all the details.

#### WHEN:

Production start and first shipments will occur as per the scheduling indicated in the tables below.

| Affected Product Types | Samples | 1 <sup>st</sup> Shipment |
|------------------------|---------|--------------------------|
| Power MOSFET           | Wk 30   | Wk 41                    |
| IGBT                   | Wk 30   | Wk 41                    |
| Power Bipolar          | Wk 30   | Wk 41                    |
| Voltage Regulator      | Wk 30   | Wk 41                    |
| Thyristor              | Wk 30   | Wk 41                    |
| Rectifier              | Wk 30   | Wk 41                    |

## Marking and traceability:

Unless otherwise stated by customer specific requirement, the traceability of the parts produced in ST Shenzhen will be ensured by the Q.A. number and plant code identification "GK" marked on the package, as illustrated in the below picture:



Package marking example



## Reliability Report – INTERIM Results and PLAN TO-220FP and DO-220FP Back-End line relocation from

Longgang to Shenzhen (China).

| General Information     |                                                                                                                                                |                                                    | Locations                                                  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------|
| Product Lines:          | VJ8L - EZ62 - MD87 - MQ6H -<br>KV65+E03I - EVFE+D39B                                                                                           | Wafer Diffusion<br>Plants:                         | Ang Mo Kio (Singapore)<br>Catania (Italy)                  |
| Product Families:       | Power MOSFET<br>IGBT                                                                                                                           | EWS Plants:                                        | Ang Mo Kio (Singapore)<br>Catania (Italy)                  |
| P/Ns:<br>Product Group: | STF25N80K5 (VJ8L)<br>STP4NK60ZFP (EZ62)<br>STF11NM80 (MD87)<br>STF24N60M2 (MQ6H)<br>STGF19NC60KD (KV65+E03I)<br>STGF20V60DF (EVFE+D39B)<br>IPG | Assembly and<br>testing plant:<br>Reliability Lab: | ST Shenzhen (China)<br>IPG-PTD Catania Reliability<br>Lab. |
| Product division:       | Power Transistor Division                                                                                                                      |                                                    |                                                            |
| Package:                | TO-220FP                                                                                                                                       |                                                    |                                                            |
| Silicon Process techn.: | SuperMESH™K5 Power MOSFET<br>MDmesh™ II Power MOSFET<br>IGBT Trench                                                                            |                                                    |                                                            |

#### DOCUMENT INFORMATION

| Version | Date      | Pages | Prepared by   | Approved by | Comment     |
|---------|-----------|-------|---------------|-------------|-------------|
| 1.0     | July 2014 | 11    | A. Settinieri | C. Cappello | First issue |

Note: This report is a summary of the reliability trials performed in good faith by STMicroelectronics in order to evaluate the potential reliability risks during the product life using a set of defined test methods.

This report does not imply for STMicroelectronics expressly or implicitly any contractual obligations other than as set forth in STMicroelectronics general terms and conditions of Sale. This report and its contents shall not be disclosed to a third party without previous written agreement from STMicroelectronics.



### TABLE OF CONTENTS

| 1 | APPLICABLE AND REFERENCE DOCUMENTS |    |
|---|------------------------------------|----|
| 2 | GLOSSARY                           |    |
| 3 | RELIABILITY EVALUATION OVERVIEW    |    |
|   | 3.1 OBJECTIVES                     |    |
|   | 3.2 CONCLUSION                     | 3  |
| 4 | DEVICE CHARACTERISTICS             | 4  |
|   | 4.1 DEVICE DESCRIPTION             | 4  |
|   | 4.2 CONSTRUCTION NOTE              | 4  |
| 5 | TESTS RESULTS SUMMARY              |    |
|   | 5.1 TEST VEHICLE                   | 10 |
|   | 5.2 RELIABILITY TEST PLAN SUMMARY  |    |
| 6 | ANNEXES 6.0                        | 11 |
|   | 6.1TESTS DESCRIPTION               | 11 |



### **<u>1</u>** APPLICABLE AND REFERENCE DOCUMENTS

| Document reference | Short description                                       |
|--------------------|---------------------------------------------------------|
| JESD47             | Stress-Test-Driven Qualification of Integrated Circuits |
|                    |                                                         |

### 2 GLOSSARY

| DUT | Device Under Test |
|-----|-------------------|
| SS  | Sample Size       |
| HF  | Halogen Free      |

### **<u>3 RELIABILITY EVALUATION OVERVIEW</u>**

### 3.1 Objectives

Reliability evaluation for assembling and testing TO-220FP and DO-220FP Back-End line relocation from Longgang to Shenzhen (China)

### 3.2 Conclusion

Qualification Plan requirements have been fulfilled without exception. It is stressed that reliability tests have shown that the devices behave correctly against environmental tests (no failure). Moreover, the stability of electrical parameters during the accelerated tests demonstrates the ruggedness of the products and safe operation, which is consequently expected during their lifetime.



### 4 DEVICE CHARACTERISTICS

### 4.1 **Device description**

N-channel Power MOSFET IGBT

### 4.2 Construction note

### D.U.T.: STF25N80K5

LINE: VJ8L

### PACKAGE: TO-220FP

| Wafer/Die fab. Information       |                             |  |
|----------------------------------|-----------------------------|--|
| Wafer fab manufacturing location | Catania (Italy)             |  |
| Technology                       | SuperMESH™K5 Power MOSFET   |  |
| Die finishing back side          | Ti/Ni/Ag                    |  |
| Die size                         | 6830 x 5060 μm <sup>2</sup> |  |
| Metal                            | AlCu                        |  |
| Passivation type                 | TEOS/Nitride                |  |

| Wafer Testing (EWS) information           |                 |  |
|-------------------------------------------|-----------------|--|
| Electrical testing manufacturing location | Catania (Italy) |  |
| Test program                              | WPIS            |  |

| Assembly information                |                        |
|-------------------------------------|------------------------|
| Assembly site                       | ST Shenzhen (China)    |
| Package description                 | TO-220FP               |
| Molding compound                    | HF Epoxy Resin         |
| Frame material                      | Raw Copper             |
| Die attach process                  | Soft Solder            |
| Die attach material                 | Pb/Sn/Ag               |
| Wire bonding process                | Ultrasonic             |
| Wires bonding materials             | AI/Mg Gate – AI Source |
| Lead finishing/bump solder material | Pure Tin               |

| Final testing information |                     |
|---------------------------|---------------------|
| Testing location          | ST Shenzhen (China) |
| Tester                    | IPTEST              |



### D.U.T.: STP4NK60ZFP LINE: EZ62 PACKAGE: TO-220FP

| Wafer/Die fab. Information       |                             |  |
|----------------------------------|-----------------------------|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)      |  |
| Technology                       | SuperMESH™K5 Power MOSFET   |  |
| Die finishing back side          | Ti/Ni/Ag                    |  |
| Die size                         | 3186 x 2654 μm <sup>2</sup> |  |
| Metal                            | Al/Si                       |  |
| Passivation type                 | Nitride                     |  |

| Wafer Testing (EWS) information           |                        |  |
|-------------------------------------------|------------------------|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |
| Test program                              | WPIS                   |  |

| Assembly information                |                        |
|-------------------------------------|------------------------|
| Assembly site                       | ST Shenzhen (China)    |
| Package description                 | TO-220FP               |
| Molding compound                    | HF Epoxy Resin         |
| Frame material                      | Raw Copper             |
| Die attach process                  | Soft Solder            |
| Die attach material                 | Pb/Sn/Ag               |
| Wire bonding process                | Ultrasonic             |
| Wires bonding materials             | Al/Mg Gate – Cu Source |
| Lead finishing/bump solder material | Pure Tin               |

| Final testing information |                     |
|---------------------------|---------------------|
| Testing location          | ST Shenzhen (China) |
| Tester                    | IPTEST              |



### D.U.T.: STF11NM80 LINE: MD87 PACKAGE: TO-220FP

| Wafer/Die fab. Information       |                             |  |
|----------------------------------|-----------------------------|--|
| Wafer fab manufacturing location | Catania (Italy)             |  |
| Technology                       | MDmesh™ II Power MOSFET     |  |
| Die finishing back side          | Ti/Ni/Ag                    |  |
| Die size                         | 5710 x 4610 μm <sup>2</sup> |  |
| Metal                            | Al/Si                       |  |
| Passivation type                 | Nitride                     |  |

| Wafer Testing (EWS) information           |                 |  |
|-------------------------------------------|-----------------|--|
| Electrical testing manufacturing location | Catania (Italy) |  |
| Test program                              | WPIS            |  |

| Assembly information                |                        |
|-------------------------------------|------------------------|
| Assembly site                       | ST Shenzhen (China)    |
| Package description                 | TO-220FP               |
| Molding compound                    | HF Epoxy Resin         |
| Frame material                      | Raw Copper             |
| Die attach process                  | Soft Solder            |
| Die attach material                 | Pb/Sn/Ag               |
| Wire bonding process                | Ultrasonic             |
| Wires bonding materials             | AI/Mg Gate – AI Source |
| Lead finishing/bump solder material | Pure Tin               |

| Final testing information |                     |
|---------------------------|---------------------|
| Testing location          | ST Shenzhen (China) |
| Tester                    | IPTEST              |



### D.U.T.: STF24N60M2 LINE: MQ6H PACKAGE: TO-220FP

| Wafer/Die fab. Information       |                             |  |
|----------------------------------|-----------------------------|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)      |  |
| Technology                       | MDmesh™ II Power MOSFET     |  |
| Die finishing back side          | Ti/Ni/Ag                    |  |
| Die size                         | 4400 x 3840 μm <sup>2</sup> |  |
| Metal                            | Al/Si                       |  |
| Passivation type                 | Nitride                     |  |

| Wafer Testing (EWS) information           |                        |  |
|-------------------------------------------|------------------------|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |
| Test program                              | WPIS                   |  |

| Assembly information                |                        |  |
|-------------------------------------|------------------------|--|
| Assembly site                       | ST Shenzhen (China)    |  |
| Package description                 | TO-220FP               |  |
| Molding compound                    | HF Epoxy Resin         |  |
| Frame material                      | Raw Copper             |  |
| Die attach process                  | Soft Solder            |  |
| Die attach material                 | Pb/Sn/Ag               |  |
| Wire bonding process                | Ultrasonic             |  |
| Wires bonding materials             | AI/Mg Gate – AI Source |  |
| Lead finishing/bump solder material | Pure Tin               |  |

| Final testing information |                     |  |
|---------------------------|---------------------|--|
| Testing location          | ST Shenzhen (China) |  |
| Tester                    | IPTEST              |  |



### D.U.T.: STGF19NC60KD LINE: KV65 PACKAGE: TO-220FP

| Wafer/Die fab. Information       |                             |  |
|----------------------------------|-----------------------------|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)      |  |
| Technology                       | IGBT Trench                 |  |
| Die finishing back side          | Chromium/Nickel/Silver      |  |
| Die size                         | 3520 x 4600 μm <sup>2</sup> |  |
| Metal                            | Al/Si                       |  |
| Passivation type                 | Nitride                     |  |

| Wafer Testing (EWS) information           |                        |  |
|-------------------------------------------|------------------------|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |
| Test program                              | WPIS                   |  |

| Assembly information                |                        |  |
|-------------------------------------|------------------------|--|
| Assembly site                       | ST Shenzhen (China)    |  |
| Package description                 | TO-220FP               |  |
| Molding compound                    | HF Epoxy Resin         |  |
| Frame material                      | Raw Copper             |  |
| Die attach process                  | Soft Solder            |  |
| Die attach material                 | Pb/Sn/Ag               |  |
| Wire bonding process                | Ultrasonic             |  |
| Wires bonding materials             | AI/Mg Gate – AI Source |  |
| Lead finishing/bump solder material | Pure Tin               |  |

| Final testing information |                     |  |
|---------------------------|---------------------|--|
| Testing location          | ST Shenzhen (China) |  |
| Tester                    | IPTEST              |  |



### D.U.T.: STGF20V60DF LINE: EVFE PACKAGE: TO-220FP

| Wafer/Die fab. Information       |                             |  |
|----------------------------------|-----------------------------|--|
| Wafer fab manufacturing location | Catania (Italy)             |  |
| Technology                       | IGBT Trench                 |  |
| Die finishing back side          | Al/Ti/NiV/Ag                |  |
| Die size                         | 3520 x 3580 μm <sup>2</sup> |  |
| Metal                            | AICu/w                      |  |
| Passivation type                 | Nitride                     |  |

| Wafer Testing (EWS) information           |                 |  |
|-------------------------------------------|-----------------|--|
| Electrical testing manufacturing location | Catania (Italy) |  |
| Test program                              | WPIS            |  |

| Assembly information                |                        |  |
|-------------------------------------|------------------------|--|
| Assembly site                       | ST Shenzhen (China)    |  |
| Package description                 | TO-220FP               |  |
| Molding compound                    | HF Epoxy Resin         |  |
| Frame material                      | Raw Copper             |  |
| Die attach process                  | Soft Solder            |  |
| Die attach material                 | Pb/Sn/Ag               |  |
| Wire bonding process                | Ultrasonic             |  |
| Wires bonding materials             | AI/Mg Gate – AI Source |  |
| Lead finishing/bump solder material | Pure Tin               |  |

| Final testing information |                     |  |
|---------------------------|---------------------|--|
| Testing location          | ST Shenzhen (China) |  |
| Tester                    | IPTEST              |  |



### 5 TESTS RESULTS SUMMARY

### 5.1 Test vehicle

| Lot # | Process/ Package | Product Line | Comments     |
|-------|------------------|--------------|--------------|
| 1     | STF25N80K5       | VJ8L         | Power MOSFET |
| 2     | STP4NK60ZFP      | EZ62         | Power MOSFET |
| 3     | STF11NM80        | MD87         | Power MOSFET |
| 4     | STF24N60M2       | MQ6H         | Power MOSFET |
| 5     | STGF19NC60KD     | KV65+E03I    | IGBT         |
| 6     | STGF20V60DF      | EVFE+D39B    | IGBT         |

### 5.2 Reliability test plan summary

| Test   | Std ref.               | Conditions              | SS             | Steps  | Failure/SS |      |      |                    |      |      |
|--------|------------------------|-------------------------|----------------|--------|------------|------|------|--------------------|------|------|
| Die Or | iented Te:             | sts                     |                |        | LOT1       | LOT2 | LOT3 | LOT4               | LOT5 | LOT6 |
|        |                        |                         | 50 x 6<br>lots | 168 H  | 0/50       | 0/50 | wk28 | wk28               | 0/50 | 0/50 |
| HTRB   | JESD22<br>A-108        | TA = 150°C<br>BIAS=500V |                | 500 H  | run        | run  | run  | run                | run  | run  |
|        | 71100                  |                         |                | 1000 H | wk30       | wk30 | wk34 | wk34               | wk30 | wk33 |
|        | _                      |                         |                | 168 H  | 0/50       | 0/50 | wk28 | wk28               | 0/50 | 0/50 |
| HTGB   | JESD22<br>A-108        | TA = 150°C<br>BIAS=20V  | 50 x 6<br>lots | 500 H  | run        | run  | run  | run                | run  | run  |
|        |                        |                         |                | 1000 H | wk30       | wk30 | wk34 | wk34               | wk30 | wk33 |
| Packag | Package Oriented Tests |                         |                |        |            |      |      |                    |      |      |
| AC     | JESD22<br>A-102        | Pa=2Atm /<br>TA=121°C   | 50 x 6<br>lots | 96 H   | 0/50       | 0/50 | wk28 | wk28               | 0/50 | 0/50 |
|        |                        |                         |                | 100 cy | 0/50       | 0/50 | wk28 | <b>8 wk28</b> 0/50 | 0/50 |      |
| тс     | JESD22<br>A-104        | TA =<br>-65°C/150°C     | 50 x 6<br>lots | 200 cy | run        | run  | run  | run                | run  | run  |
|        |                        |                         |                | 500 cy | wk30       | wk30 | wk33 | wk33               | wk30 | wk31 |
|        | Mil-Std<br>750D        | ATC-105°C               | 25 x 6         | 5Kcy   | 0/25       | 0/25 | Wk28 | Wk28               | 0/25 | 0/25 |
|        | Method<br>1037         | ATC=103 C               | lots           | 10Kcy  | wk28       | wk28 | wk31 | wk31               | wk28 | Wk29 |
|        |                        | T∆-85°C                 |                | 168 H  | 0/50       | 0/50 | wk28 | wk28               | 0/50 | 0/50 |
| H3TRB  | JESD22<br>A-101        | RH=85%                  | 50 x 6<br>lots | 500 H  | run        | run  | run  | run                | run  | run  |
|        |                        | DIAS=100V               |                | 1000 H | wk30       | wk30 | wk34 | wk34               | wk30 | wk33 |



## 6 ANNEXES 6.0

## 6.1Tests Description

| Test name Description                                                  |                                                                                                                                                                                    | Purpose                                                                                                                                                                                                                                                                                                                                                    |  |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>Die Oriented Tests</b>                                              |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                            |  |
| HTRB<br>High Temperature<br>Reverse Bias                               | The device is stressed in static configuration,<br>trying to satisfy as much as possible the<br>following conditions:                                                              | To determine the effects of bias conditions and<br>temperature on solid state devices over time. It<br>simulates the devices' operating condition in an<br>accelerated way.                                                                                                                                                                                |  |
| HTGB<br>High Temperature<br>Forward (Gate)<br>Bias                     | <ul> <li>low power dissipation;</li> <li>max. supply voltage compatible with diffusion process and internal circuitry limitations;</li> </ul>                                      | To maximize the electrical field across either<br>reverse-biased junctions or dielectric layers, in<br>order to investigate the failure modes linked to<br>mobile contamination, oxide ageing, layout<br>sensitivity to surface effects.                                                                                                                   |  |
| Package Oriented                                                       | [ests                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                            |  |
| AC<br>Auto Clave<br>(Pressure Pot)                                     | The device is stored in saturated steam, at fixed and controlled conditions of pressure and temperature.                                                                           | To investigate corrosion phenomena affecting<br>die or package materials, related to chemical<br>contamination and package hermeticity.                                                                                                                                                                                                                    |  |
| TC<br>Temperature<br>Cycling                                           | The device is submitted to cycled<br>temperature excursions, between a hot and a<br>cold chamber in air atmosphere.                                                                | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation. |  |
| <b>TF / IOL</b><br>Thermal Fatigue /<br>Intermittent<br>Operating Life | The device is submitted to cycled temperature excursions generated by power cycles (ON/OFF) at T ambient.                                                                          | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation. |  |
| H3TRB<br>Temperature<br>Humidity Bias                                  | The device is biased in static configuration<br>minimizing its internal power dissipation, and<br>stored at controlled conditions of ambient<br>temperature and relative humidity. | To evaluate the package moisture resistance<br>with electrical field applied, both electrolytic and<br>galvanic corrosion are put in evidence.                                                                                                                                                                                                             |  |



# **Reliability Report**

Qualification of TO-220FP and DO-220FP Back-End line relocation from Longgang to Shenzhen (China)

| General In          | formation                        | Loca                   | ations                             |
|---------------------|----------------------------------|------------------------|------------------------------------|
| Product Line        | Rectifiers & AC Switch-Thyristor | Wafer fab              | ST TOURS (FRANCE)<br>ST ANG MO KIO |
| Product Description | Planar products                  |                        | (SINGAPORE)                        |
| Product Group       | IPG                              | Assembly plant         | ST SHENZHEN (CHINA)                |
|                     |                                  | Reliability Lab        | ST TOURS (FRANCE)                  |
| Product division    | ASD&IPAD                         |                        |                                    |
| Package             | TO-220FP/ DO-220FP               |                        |                                    |
| Maturity level step | QUALIFIED                        | Reliability assessment | PASS                               |

#### DOCUMENT INFORMATION

| Version | Date       | Pages | Prepared by | Approved by      | Comments |
|---------|------------|-------|-------------|------------------|----------|
| 1.0     | 04/07/2014 | 6     | Aude DROMEL | Gilles DUTRANNOY |          |

Note: This report is a summary of the reliability trials performed in good faith by STMicroelectronics in order to evaluate the potential reliability risks during the product life using a set of defined test methods.

This report does not imply for STMicroelectronics expressly or implicitly any contractual obligations other than as set forth in STMicroelectronics general terms and conditions of Sale. This report and its contents shall not be disclosed to a third party without previous written agreement from STMicroelectronics.



#### TABLE OF CONTENTS

| 1 | APPLI   | CABLE AND REFERENCE DOCUMENTS | . 3 |
|---|---------|-------------------------------|-----|
| 2 | GLOS    | SARY                          | . 3 |
| 3 | RELIA   | BILITY EVALUATION OVERVIEW    | . 4 |
|   | 3.1     | OBJECTIVES                    | . 4 |
|   | 3.2     | Conclusion                    | . 4 |
| 4 | DEVIC   | E CHARACTERISTICS             | . 5 |
|   | 4.1     | Devices descriptions          | . 5 |
|   | 4.2     | Construction Note             | . 5 |
|   | TESTS I | RESULTS SUMMARY               | . 6 |
|   | 4.3     | TEST VEHICLE                  | . 6 |
|   | 4.4     | TEST PLAN AND RESULTS SUMMARY | . 6 |
|   | ANNE    | XES: TESTS DESCRIPTION        | . 6 |

### **1 APPLICABLE AND REFERENCE DOCUMENTS**

| Document reference | Short description                                                         |
|--------------------|---------------------------------------------------------------------------|
| AEC-Q101           | Stress test qualification for automotive grade discrete semiconductors    |
| JESD47             | Stress-Test-Driven Qualification of Integrated Circuits                   |
| JESD 94            | Application specific qualification using knowledge based test methodology |
| JESD 22            | Reliability test methods for packaged devices                             |

### 2 GLOSSARY

| DUT  | Device Under Test                |
|------|----------------------------------|
| SS   | Sample Size                      |
| HTRB | High Temperature Reverse Bias    |
| тс   | Temperature Cycling              |
| ТНВ  | Temperature Humidity Bias        |
| IOLT | Intermittent Operating Life Test |
| РСТ  | Pressure Cooker Test (Autoclave) |



#### **<u>3 RELIABILITY EVALUATION OVERVIEW</u>**

### 3.1 **Objectives**

The objective of this report is to qualify the assembly and testing activities in ST plant of Shenzhen for the rectifiers and AC Switch products in TO-220FP and DO-220FP packages. These packages have been produced for many years both in Longgang and Shenzhen plants with the same materials, equipment and processes, therefore products manufactured in Shenzhen (China) guarantee the same quality and electrical performances.

The reliability test methodology used follows the JESD47-H: « Stress Test Driven Qualification Methodology » and is package oriented.

The following reliability tests are:

- TC to ensure the mechanical robustness of the products.
- uHAST to check the robustness to corrosion and the good package hermeticity.

#### 3.2 Conclusion

Qualification Plan requirements have been fulfilled without exception. Reliability tests have shown that the devices behave correctly against environmental tests (no failure). Moreover, the stability of electrical parameters during the accelerated tests demonstrates the robustness of the products and safe operation, which is consequently expected during their lifetime.



### **4 DEVICE CHARACTERISTICS**

### 4.1 **Devices descriptions**





### 4.2 Construction Note

|                                           | Rectifiers and AC Switch in TO/DO-220FP       |
|-------------------------------------------|-----------------------------------------------|
| Wafer/Die fab. information                |                                               |
| Wafer fab manufacturing location          | ST AMK – SINGAPORE & ST TOURS -FRANCE         |
| Technology / Process family               | PLANAR                                        |
| Wafer Testing (EWS) information           |                                               |
| Electrical testing manufacturing location | ST AMK – SINGAPORE & ST TOURS -FRANCE         |
| Assembly information                      |                                               |
| Assembly site                             | ST SHENZHEN -CHINA                            |
| Package description                       | TO 220 ISOL FULL PACK & DO 220 ISOL FULL PACK |
| Molding compound                          | ECOPACK <sup>®</sup> 2 ("Halogen-free")       |
| Lead finishing material                   | Tin 100%                                      |
| Final testing information                 |                                               |
| Testing location                          | ST SHENZHEN -CHINA                            |

### Tests results SUMMARY

### 4.3 Test vehicle

5

| Lot # | Part Number | Package  | Technology family | Comments                                      |
|-------|-------------|----------|-------------------|-----------------------------------------------|
| L1    | PS30H60CFP  | TO-220FP | Power Schottky    | Planar die technology in qualified<br>package |

Detailed results in below chapter will refer to these references.

### 4.4 Test plan and results summary

| est   | Std ref         | Conditions                    | 55 | Steps /  | Failure/SS |
|-------|-----------------|-------------------------------|----|----------|------------|
| Ξ     | Staren          | Conditions                    | 5  | duration | L1         |
| TC    | JESD22<br>A-104 | -65 / +150°C<br>2 cycles/hour | 75 | 500cy    | 0/75       |
| uHAST | JESD22-<br>A118 | 130°C 2.3bar<br>85% RH        | 25 | 96h      | 0/25       |

### **ANNEXES:** Tests description

| Test name                                              | Description                                                                                                    | Purpose                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Package Oriented                                       |                                                                                                                |                                                                                                                                                                                                                                                                                                                                                         |
| <b>TC</b><br>Temperature Cycling                       | The device is submitted to cycled temperature excursions, between a hot and a cold chamber in air atmosphere.  | To investigate failure modes related to the<br>thermo-mechanical stress induced by the different<br>thermal expansion of the materials interacting in<br>the die-package system. Typical failure modes are<br>linked to metal displacement, dielectric cracking,<br>molding compound delamination, wire-bonds<br>failure, die-attach layer degradation. |
| UHAST<br>Unbiased Highly<br>Accelerated Stress<br>Test | The device is stored in saturated steam, at fixed<br>and controlled conditions of pressure and<br>temperature. | To investigate corrosion phenomena affecting die<br>or package materials, related to chemical<br>contamination and package hermeticity.                                                                                                                                                                                                                 |



IPG (Industrial and Power Group)

IPC Industrial Power Conversion

Linear Voltage Regulators & Vref

**Quality and Reliability** 

## **Reliability Evaluation Report**

TO-220FP Back-End line relocation from Longgang to Shenzhen (China).

TVs: L7805, LM317

| General In                        | formation                                      | Ĺ               | ocations                           |
|-----------------------------------|------------------------------------------------|-----------------|------------------------------------|
| Product Line                      | L317<br>LX05                                   | Wafer fab       | BIP (>6um) – AMK6<br>HBIP40 - AMK6 |
| Product Group<br>Product division | IPG<br>IPC<br>Linear Voltage Regulators & Vref | Assembly plant  | ST SHENZHEN (CHINA)                |
| Package                           | TO220FP<br>Cu Wire                             | Reliability Lab | IPG Catania<br>Reliability Lab     |
| Silicon Process technology        | LM317 in BIP (>6um)<br>L7805 in HBIP40         |                 |                                    |

#### **DOCUMENT INFORMATION**

| Version | Date      | Pages | Prepared by     | Approved by     | Comment            |
|---------|-----------|-------|-----------------|-----------------|--------------------|
| 1.0     | July 2014 | 6     | Cesario De Luca | Giovanni Presti | Preliminary report |
|         |           |       |                 |                 |                    |

Note: This report (ST Confidential) is a summary of the reliability trials performed in good faith by STMicroelectronics in order to evaluate the potential reliability risks during the product life using a set of defined test methods.

This report does not imply for STMicroelectronics expressly or implicitly any contractual obligations other than as set forth in STMicroelectronics general terms and conditions of Sale. This report and its contents shall not be disclosed to a third party without previous written agreement from STMicroelectronics.



IPG (Industrial and Power Group)

IPC Industrial Power Conversion

Linear Voltage Regulators & Vref

#### Quality and Reliability

Rel 6088-189-W-2014

#### TABLE OF CONTENTS

| 1 | APPL | LICABLE AND REFERENCE DOCUMENTS | . 3 |
|---|------|---------------------------------|-----|
| 2 | RELL | ABILITY EVALUATION PLAN         | . 3 |
|   | 2.1  | OBJECTIVES                      | . 3 |
|   | 2.2  | CONCLUSION                      | . 3 |
| 3 | DEVI | CE CHARACTERISTICS              | .4  |
|   | 3.1  | DEVICE DESCRIPTION              | . 4 |
| 4 | CON  | STRUCTION NOTE                  | .4  |
| 5 | SUMI | MARY                            | . 5 |
|   | 5.1  | Test vehicle                    | . 5 |
|   | 5.2  | TEST PLAN AND RESULTS           | . 5 |
|   | 5.3  | TESTS DESCRIPTION               | . 6 |
|   |      |                                 |     |



IPG (Industrial and Power Group)

IPC Industrial Power Conversion

Linear Voltage Regulators & Vref

**Quality and Reliability** 

Rel 6088-189-W-2014

### **<u>1</u>** APPLICABLE AND REFERENCE DOCUMENTS

| Document reference | Short description                                       |
|--------------------|---------------------------------------------------------|
| JESD47             | Stress-Test-Driven Qualification of Integrated Circuits |
|                    |                                                         |

### 2 RELIABILITY EVALUATION PLAN

### 2.1 Objectives

Relocation Plan from Longgang to Shenzhen (China) for the package TO220FP.

TV1: LM317 in BIP (>6um)

TV2: L7805 in HBIP40

### 2.2 Conclusion

Qualification Plan requirements have been fulfilled without exception. It is stressed that reliability tests have shown that the devices behave correctly against environmental tests (no failure). Moreover, the stability of electrical parameters during the accelerated tests demonstrates the ruggedness of the products and safe operation, which is consequently expected during their lifetime.



IPC Industrial Power Conversion

Linear Voltage Regulators & Vref

### **<u>3 DEVICE CHARACTERISTICS</u>**

### 3.1 Device description

LM317: ADJ. POS. VR @1.5A

L7805: POSITIVE VR 1.5A 5V

### **<u>4</u>** CONSTRUCTION NOTE

### 4.1 **Construction note**

| Lot 1                            | P/N: L7805CP\$5Z      |  |  |  |
|----------------------------------|-----------------------|--|--|--|
| Wafer/Die fab. information       |                       |  |  |  |
| Wafer fab manufacturing location | AMK6                  |  |  |  |
| Technology                       | HBIP40V               |  |  |  |
| Die finishing back side          | CHROMIUM/NICKEL/GOLD  |  |  |  |
| Die finish front                 | P-VAPOX/NITRIDE       |  |  |  |
| Die size                         | 1320 x 1630 micron    |  |  |  |
| Assembly information             |                       |  |  |  |
| Assembly site                    | ST SHENZHEN           |  |  |  |
| Package description              | TO 220 ISOL FULL PACK |  |  |  |
| Molding Compound                 | HF Epoxy Resin        |  |  |  |
| Frame Material                   | Bare copper           |  |  |  |
| Die attach material              | Pb/Ag/Sn              |  |  |  |
| Wire bonding                     | Cu D2                 |  |  |  |
| Final testing information        |                       |  |  |  |
| Testing location                 | ST SHENZHEN           |  |  |  |
| Tester                           | QT200                 |  |  |  |

| Lots 2, 3                        | <b>P/N:</b> LM317P/4ZM |  |  |  |  |  |
|----------------------------------|------------------------|--|--|--|--|--|
| Wafer/Die fab. information       |                        |  |  |  |  |  |
| Wafer fab manufacturing location | AMK6                   |  |  |  |  |  |
| Technology                       | BIP (>6um)             |  |  |  |  |  |
| Die finishing back side          | CHROMIUM/NICKEL/GOLD   |  |  |  |  |  |
| Die finish front                 | SiN (nitride)          |  |  |  |  |  |
| Die size                         | 2410 x 1920 micron     |  |  |  |  |  |
| Assembly information             | -                      |  |  |  |  |  |
| Assembly site                    | ST SHENZHEN            |  |  |  |  |  |
| Package description              | TO 220 ISOL FULL PACK  |  |  |  |  |  |
| Molding Compound                 | HF Epoxy Resin         |  |  |  |  |  |
| Frame Material                   | Bare copper            |  |  |  |  |  |
| Die attach material              | Pb/Ag/Sn               |  |  |  |  |  |
| Wire bonding                     | Cu D2                  |  |  |  |  |  |
| Final testing information        |                        |  |  |  |  |  |
| Testing location                 | ST SHENZHEN            |  |  |  |  |  |
| Tester                           | QT200                  |  |  |  |  |  |



IPC Industrial Power Conversion

Linear Voltage Regulators & Vref

Quality and Reliability

Rel 6088-189-W-2014

### 5 SUMMARY

### 5.1 Test vehicle

| Lot # | Diffusion Lot | Assy Lot   | Technology   | Package               | FG          | Comments |
|-------|---------------|------------|--------------|-----------------------|-------------|----------|
| 1     | 63521HL       | GK4190S804 | HBIP40       |                       | L7805CP\$5Z |          |
| 2     | 63330YV       | GK41920301 |              | TO 220 ISOL FULL FACK | LM317P/4ZM  |          |
| 3     | 6338NV1       | GK41920401 | DIP (>ouiii) | Cu wile               | LM317P/4ZM  |          |

### 5.2 Test plan and Results

| Tect        |      | Std rof         | Conditions                        | 22 | Stone    | Failure/SS |       |       | Noto |
|-------------|------|-----------------|-----------------------------------|----|----------|------------|-------|-------|------|
| Test        |      |                 |                                   | 33 | Sieps    | Lot 1      | Lot 2 | Lot 3 | NOLE |
|             |      |                 |                                   |    |          | LX05       | L317  | L317  |      |
| Die Orier   | nted | Tests           |                                   | -  | -        |            |       |       |      |
|             |      |                 | Ti 125%C                          |    | 168 H    | 0/77       |       | 0/77  |      |
| HTOL        |      | JESD22<br>A-108 | IJ = 125 C,<br>BIAS= 35\/         |    | 500 H    | run        |       | run   |      |
|             |      | A-100           | BIAS= 33 V                        |    | 1000 H   |            |       |       |      |
|             |      |                 |                                   |    | 168 H    | 0/25       | 0/25  | 0/25  |      |
| HTSL        |      | JESD22<br>A-103 | Ta = 150°C                        |    | 500 H    | run        | run   | run   |      |
|             |      | A-103           |                                   |    | 1000 H   |            |       |       |      |
| Package     | Ori  | ented Tests     |                                   |    |          |            |       |       |      |
| AC          |      | JESD22<br>A-102 | Pa=2Atm / Ta=121°C                |    | 96 H     | 0/25       | 0/25  | 0/25  |      |
|             |      |                 |                                   |    | 100 cy   | 0/25       | 0/25  | 0/25  |      |
| TC          |      | A-104           | Ta = -65°C to 150°C               |    | 200 cy   | run        | run   | run   |      |
|             |      |                 |                                   |    | 500 cy   |            |       |       |      |
|             |      |                 |                                   |    | 168 H    | 0/25       | 0/25  | 0/25  |      |
| THB         |      | Δ_101           | 1a = 65 C, RH = 65%,<br>BIAS= 24V |    | 500 H    | run        | run   | run   |      |
|             |      | A-101           | BIA3= 24V                         |    | 1000 H   |            |       |       |      |
| Other Tests |      |                 |                                   |    |          |            |       |       |      |
| ESD         |      | ANSI/ESD S5.3.1 | CDM                               |    | +/- 500V | 0/3        |       | 0/3   |      |



IPC Industrial Power Conversion

Linear Voltage Regulators & Vref

Quality and Reliability

### 5.3 <u>Tests Description</u>

| Test name                                         | Description                                                                                                                                                                        | Purpose                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Die Oriented                                      |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| <b>HTOL</b><br>High Temperature<br>Operating Life | The device is stressed in static or dynamic configuration, approaching the operative max. absolute ratings in terms of junction temperature and bias condition.                    | To determine the effects of bias conditions and<br>temperature on solid state devices over time. It<br>simulates the devices' operating condition in an<br>accelerated way.<br>The typical failure modes are related to, silicon<br>degradation, wire-bonds degradation, oxide<br>faults.                                                                  |  |  |  |  |  |
| HTSL<br>High Temperature<br>Storage Life          | The device is stored in unbiased condition at<br>the max. temperature allowed by the<br>package materials, sometimes higher than<br>the max. operative temperature.                | To investigate the failure mechanisms activated<br>by high temperature, typically wire-bonds solder<br>joint ageing, data retention faults, metal stress-<br>voiding.                                                                                                                                                                                      |  |  |  |  |  |
| Package Oriented                                  | -                                                                                                                                                                                  | -                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| AC<br>Auto Clave<br>(Pressure Pot)                | The device is stored in saturated steam, at fixed and controlled conditions of pressure and temperature.                                                                           | To investigate corrosion phenomena affecting die or package materials, related to chemical contamination and package hermeticity.                                                                                                                                                                                                                          |  |  |  |  |  |
| TC<br>Temperature<br>Cycling                      | The device is submitted to cycled<br>temperature excursions, between a hot and a<br>cold chamber in air atmosphere.                                                                | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation. |  |  |  |  |  |
| <b>THB</b><br>Temperature<br>Humidity Bias        | The device is biased in static configuration<br>minimizing its internal power dissipation, and<br>stored at controlled conditions of ambient<br>temperature and relative humidity. | To evaluate the package moisture resistance<br>with electrical field applied, both electrolytic and<br>galvanic corrosion are put in evidence.                                                                                                                                                                                                             |  |  |  |  |  |
| Other                                             |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| <b>ESD</b><br>Electro Static<br>Discharge         | The device is submitted to a high voltage<br>peak on all his pins simulating ESD stress<br>according to different simulation models.<br>CDM: Charged Device Model                  | To classify the device according to his susceptibility to damage or degradation by exposure to electrostatic discharge.                                                                                                                                                                                                                                    |  |  |  |  |  |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

**RESTRICTIONS OF USE AND CONFIDENTIALITY OBLIGATIONS:** 

THIS DOCUMENT AND ITS ANNEXES CONTAIN ST PROPRIETARY AND CONFIDENTIAL INFORMATION. THE DISCLOSURE, DISTRIBUTION, PUBLICATION OF WHATSOEVER NATURE OR USE FOR ANY OTHER PURPOSE THAN PROVIDED IN THIS DOCUMENT OF ANY INFORMATION CONTAINED IN THIS DOCUMENT AND ITS ANNEXES IS SUBMITTED TO ST PRIOR EXPRESS AUTHORIZATION. ANY UNAUTHORIZED REVIEW, USE, DISCLOSURE OR DISTRIBUTION OF SUCH INFORMATION IS EXPRESSLY PROHIBITED.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2014 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com