## onsemi

### Single Channel 10A High Speed Low-Side MOSFET Driver

### NCP81074A, NCP81074B

The NCP81074 is a single channel, low-side MOSFET driver. It is capable of providing large peak currents into capacitive loads. This driver can deliver a 7 A peak current at the Miller plateau region to help reduce the Miller effect during MOSFETs switching transitions. It exhibits a split output configuration allowing the user to control the turn on and turn off slew rates. This part is available in SOIC-8 and DFN8 2x2 mm packages.

#### Features

- High Current Drive Capability ±10 A
- TTL/CMOS Compatible Inputs Independent of Supply Voltage
- High Reverse Current Capability (10 A) Peak
- 4 ns Typical Rise and 4 ns Typical Fall Times with 1.8 nF Load
- Fast Propagation Delay Times of 15 ns with Input Falling and 15 ns with Input Rising
- Input Voltage Range from 4.5 V to 20 V
- Split Output Configuration
- Dual Input Design Offering Drive Flexibility
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### Applications

- Server Power
- Telecommunication, Datacenter Power
- Synchronous Rectifier
- Switch Mode Power Supply
- DC/DC Converter
- Power Factor Correction
- Motor Drive
- Renewable Energy, Solar Inverter



MARKING



#### ORDERING INFORMATION

See detailed ordering, marking and shipping information on page 2 of this data sheet.

1

#### **ORDERING INFORMATION**

| Device         | Temperature<br>Range (°C) | Marking   | Input Type              | Package Type          | Shipping <sup>†</sup> |
|----------------|---------------------------|-----------|-------------------------|-----------------------|-----------------------|
| NCP81074AMNTBG | -40 to +140               | CL        | Fixed Digital Threshold | DFN8 2x2<br>(Pb–Free) | 3000 / Tape & Reel    |
| NCP81074BMNTBG | -40 to +140               | СМ        | VDD Based Threshold     | DFN8 2x2<br>(Pb–Free) | 3000 / Tape & Reel    |
| NCP81074ADR2G  | -40 to +140               | NCP81074A | Fixed Digital Threshold | SOIC-8<br>(Pb-Free)   | 2500 / Tape & Reel    |
| NCP81074BDR2G  | -40 to +140               | NCP81074B | VDD Based Threshold     | SOIC-8<br>(Pb-Free)   | 2500 / Tape & Reel    |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **BLOCK DIAGRAM**



Figure 1. NCP81074 Block Diagram

#### **PIN DESCRIPTION**

| Pin No. | Symbol | Description                                                                                                                                                      |
|---------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | IN+    | Non–Inverting Input which has logic compatible threshold and hysteresis. If not used, this pin should be<br>connected to VDD. It should not be left unconnected. |
| 2       | GND    | Common ground. This ground should be connected very closely to the source of the power MOSFET.                                                                   |
| 3       | GND    | Common ground. This ground should be connected very closely to the source of the power MOSFET.                                                                   |
| 4       | OUTL   | Sink pin. Connect to Gate of MOSFET.                                                                                                                             |
| 5       | OUTH   | Source Pin. Connect to Gate of MOSFET.                                                                                                                           |
| 6       | VDD    | Power Supply Input Pin.                                                                                                                                          |
| 7       | VDD    | Power supply Input Pin.                                                                                                                                          |
| 8       | IN–    | Inverting Input which has logic compatible threshold and hysteresis. If not used, this pin should be<br>connected to GND. It should not be left unconnected.     |



Figure 2. TYPICAL APPLICATION CIRCUIT

#### **ABSOLUTE MAXIMUM RATINGS**

|                                  |                                       | Value |           |      |
|----------------------------------|---------------------------------------|-------|-----------|------|
| Parameter                        |                                       | Min   | Max       | Unit |
| Supply Voltage                   | VDD                                   | -0.3  | 24        | V    |
| Output Current (DC)              | lout_dc                               |       | 0.6       | А    |
| Reverse Current (Pulse<1 µs)     |                                       |       | 10        | А    |
| Output Current (Pulse<0.5 μs)    | lout_pulse                            | 10    |           | А    |
| Input Voltage                    | IN+, IN–                              | -6    | 24        | V    |
| Output Voltages                  | OUTH, OUTL                            | -0.3  | VDD + 0.3 | V    |
| Output Voltages (Pulse<0.5 μs)   | OUTH, OUTL                            | -3.0  | VDD + 3.0 | V    |
| Junction Operation Temperature   | TJ                                    | -40   | 150       | °C   |
| Storage Temperature              | T <sub>stg</sub>                      | -65   | 160       |      |
| Electrostatic Discharge          | Human body model, HBM                 | 4000  |           | V    |
|                                  | Charge device model, CDM              | 1     | 000       |      |
| OUT Latch-up Protection          | · · · · · · · · · · · · · · · · · · · |       | 500       | mA   |
| Moisture Sensitivity Level (MSL) | Moisture Sensitivity Level (MSL)      |       |           |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                  | Rating      | Unit |
|----------------------------|-------------|------|
| VDD supply Voltage         | 4.5 to 20   | V    |
| IN+, IN- input voltages    | –5 to 20    | V    |
| Junction Temperature Range | -40 to +140 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### Table 1. THERMAL INFORMATION

| Package   | Theta JA (°C/W) | Theta JC (°C/W) |
|-----------|-----------------|-----------------|
| DFN-8 2x2 | 80.3            | 11.9            |
| SOIC-8    | 115             | 50              |

## Table 2. ELECTRICAL CHARACTERISTICS (Note 1) (Typical values: $V_{DD} = 12V$ , 1uF from VDD to GND,TA = TJ = -40°C to 140°C, typical at $T_{AMB} = 25$ °C, unless otherwise specified)

| Parameter                                             | SYMBOL                     | Test Conditions                                      | MIN         | ТҮР         | MAX         | Unit |
|-------------------------------------------------------|----------------------------|------------------------------------------------------|-------------|-------------|-------------|------|
| SUPPLY VOLTAGE                                        |                            |                                                      |             |             |             |      |
| VDD Under Voltage Lockout (rising)                    | V <sub>CCR</sub>           | VDD rising                                           | 3.7         | 3.9         | 4.1         | V    |
| VDD Under Voltage Lockout (Falling)                   | V <sub>CCF</sub>           | VDD falling                                          | 3.4         | 3.6         | 3.8         | V    |
| VDD Under Voltage Lockout (hysteresis)                | V <sub>CCH</sub>           |                                                      |             | 300         |             | mV   |
| Operating Current (no switching)                      | I <sub>DD</sub>            |                                                      |             | 1.2         | 2           | mA   |
| VDD Under Voltage Lockout to Output<br>Delay (Note 1) |                            | VDD rising                                           |             | 10          |             | μs   |
| INPUTS                                                |                            |                                                      |             |             |             |      |
| NCP81074A High Threshold                              | V <sub>thH</sub>           | Input rising from logic low                          | 1.9         | 2.1         | 2.3         | V    |
| NCP81074A Low Threshold                               | V <sub>thL</sub>           | Input falling from logic high                        | 1.1         | 1.3         | 1.5         | V    |
| VIN_HYS                                               | Input Signal<br>Hysteresis |                                                      |             | 0.8         |             | V    |
| NCP81074B High Threshold                              | V <sub>thH</sub>           | Input rising from logic low<br>(VDD = 8 V to 12 V)   | VDD<br>-3.5 | VDD<br>-3.1 | VDD<br>-2.7 | V    |
| NCP81074B Low Threshold                               | V <sub>thL</sub>           | Input falling from logic high<br>(VDD = 8 V to 12 V) | GND<br>+2.6 | GND<br>+2.9 | GND<br>+3.2 | V    |
| IN– Pull–up Resistor                                  | R <sub>in-</sub>           |                                                      |             | 200         |             | kΩ   |
| IN+ Pull-Down Resistor                                | R <sub>in+</sub>           |                                                      |             | 200         |             | kΩ   |

OUTPUTS

| Output Resistance High                       | R <sub>OH</sub>     | IOUT = -10 mA               | 0.4 | 0.8 | Ω |
|----------------------------------------------|---------------------|-----------------------------|-----|-----|---|
| Output Resistance Low                        | R <sub>OL</sub>     | IOUT = +10 mA               | 0.4 | 0.8 | Ω |
| Peak Source Current <sup>(2)</sup>           | I <sub>Source</sub> | OUT = GND<br>200 ns Pulse   | 10  |     | А |
| Miller Plateau Source Current <sup>(2)</sup> | I <sub>Source</sub> | OUT = 5.0 V<br>200 ns Pulse | 7   |     | А |
| Peak Sink Current <sup>(2)</sup>             | I <sub>Sink</sub>   | OUT = VDD<br>200 ns Pulse   | 10  |     | А |
| Miller Plateau Sink Current <sup>(2)</sup>   | I <sub>Sink</sub>   | OUT = 5.0 V<br>200 ns Pulse | 7   |     | А |

Table 2. ELECTRICAL CHARACTERISTICS (Note 1) (Typical values: VDD = 12V, 1uF from VDD to GND,TA = TJ = -40°C to 140°C, typical at T<sub>AMB</sub> = 25°C, unless otherwise specified)

| Parameter                                                              | SYMBOL          | Test Conditions            | MIN | TYP | MAX | Unit |
|------------------------------------------------------------------------|-----------------|----------------------------|-----|-----|-----|------|
| SWITCHING CHARACTERISTICS                                              |                 |                            |     |     |     |      |
| Propagation Delay Time Low to High, IN<br>Rising (IN to OUT) (Note 2)  | t <sub>d1</sub> | C <sub>Load</sub> = 1.8 nF |     | 15  | 27  | ns   |
| Propagation Delay Time High to Low, IN<br>Falling (IN to OUT) (Note 2) | t <sub>d2</sub> | C <sub>Load</sub> = 1.8 nF |     | 15  | 27  | ns   |
| Rise Time (Note 2)                                                     | t <sub>r</sub>  | C <sub>Load</sub> = 1.8 nF |     | 4   | 7   | ns   |
| Fall Time (Note 2)                                                     | t <sub>f</sub>  | C <sub>Load</sub> = 1.8 nF |     | 4   | 7   | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

All Limits are 100% tested at TAMB = 25 °C and guaranteed across temperature by design and statistical analysis.
Guaranteed by characterization. \*See timing Waveforms.

#### **Table 3. LOGIC TRUTH TABLE**

| IN+ | IN- | ОЛТН   | OUTL   | OUT<br>(OUTH & OUTL CONNECTED<br>TOGETHER) |
|-----|-----|--------|--------|--------------------------------------------|
| L   | L   | HIGH-Z | L      | L                                          |
| L   | Н   | HIGH-Z | L      | L                                          |
| Н   | L   | н      | HIGH-Z | н                                          |
| Н   | Н   | HIGH-Z | L      | L                                          |



Figure 3. Non-inverting Input Driver Operation



Figure 4. Inverting Input Driver Operation

#### **TYPICAL CHARACTERISTICS**



#### **TYPICAL CHARACTERISTICS**



Figure 13. Reverse Current, P<sub>MOS(on)</sub>, P<sub>MOS(off)</sub>

Figure 14. Reverse Current, P<sub>MOS(off)</sub>, P<sub>MOS(on)</sub>



Figure 15. Supply Current vs. Supply Voltage

#### **BENCH WAVEFORMS - NON-INVERTING INPUT**



Figure 16. Rise Time with 1.8 nF Load



Figure 18. Propagation Delays with 1.8 nF Load



Figure 17. Fall Time with 1.8 nF Load



Figure 19. Propagation Delays with 1.8 nF Load

#### **BENCH WAVEFORMS – INVERTING INPUT**



Figure 20. Rise Time with 1.8 nF Load



Figure 22. Propagation Delays with 1.8 nF Load



Figure 21. Fall Time with 1.8 nF Load



Figure 23. Propagation Delays with 1.8 nF Load

#### PCB LAYOUT RECOMMENDATION

Proper component placement is extremely important in high current, fast switching applications to provide appropriate device operation and design robustness. The NCP81074 gate driver exhibits a powerful output stage enabling large peak currents with fast rise and fall times. Eventhough the NCP81074 provides a split output configuration for slew rate control, a proper PCB layout is crucial to ensure maximum performance. The following circuit layout guidelines are strongly recommended when designing with the NCP81074.

- Place the driver close to the power MOSFET in order to have a low impedance path between the output pins and the gate. Keep the traces short and wide to minimize the parasitic inductance and accommodate for high peak currents.
- Place the decoupling capacitor close to the gate drive IC. Placing the VDD capacitor close to the pin and ground improves noise filtering. This capacitor supplies

high peak currents during the turn-on transition of the MOSFET. Using a low ESL chip capacitor is highly recommended.

- Keep a tight turn-on turn-off current loop paths to minimize parastic inductance. High di/dt will induce voltage spikes on the output pin and the MOSFET gate. Parallel the source and return signals taking advantage of flux cancellation.
- Since the NCP81074 is a 2x2mm package driving high peak currents into capacitive loads, adding a shielding ground plane helps in power dissipation and noise blocking. The ground plane should not be a current carrying path to any of the current loops.
- Any unused pin, should be pulled to either rail depending on the functionality of the pin to avoid any malfunction on the output. Please refer to the pin description table for more information.



Figure 24.

# **ONSEM**<sup>1</sup>.



| DOCUMENT NUMBER:                                                                     | 98AON18658D                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DESCRIPTION:                                                                         | DFN8, 2.0X2.0, 0.5MM PITCH PAGE                                                                            |                                                                                                                                                                                   | PAGE 1 OF 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume as | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | es no warranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, inc               | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others. |  |  |  |  |  |  |

## onsemí



\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                                                                     | 98ASB42564B                                                                                                | Electronic versions are uncontrolled except when accessed directly from the Document Reposito<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                        |                           |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
| DESCRIPTION:                                                                         | SOIC-8 NB                                                                                                  |                                                                                                                                                                                                                                                                                                         | PAGE 1 OF 2               |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume ar | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other courses no warranty, representation or guarantee regarding the suitability of its proof any product or circuit, and specifically disclaims any and all liability, incle e under its patent rights nor the rights of others. | oducts for any particular |  |

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. 3. COLLECTOR 4. EMITTER 5. EMITTER BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT IOUT 6. IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6 BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22 PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 COMMON ANODE/GND 5. 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4 SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. DRAIN, #2 4. GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 MIRROR 1 8. STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. 8. LINE 1 OUT STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 З. BASE #2 COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                    | PAGE 2 OF 2 |  |  |  |
|                  |             |                                                                                                                                                                                    |             |  |  |  |

onsem and of isor in are trademarks or semiconductor compension instructions, the do onsem or its subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced states and/or outrofts, or non-emitting the subsidiaries in the oniced stat purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

7.

8

COLLECTOR, #1

COLLECTOR, #1

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative