

# PRODUCT/PROCESS CHANGE NOTIFICATION

PCN IPG-PWR/14/8552 Dated 23 Jun 2014

DPAK Matrix Large Die Pad Back-End Capacity Extension -Nantong Fujitsu Microelectronics (China)

| Table 1. | Change | Implementation | Schedule |
|----------|--------|----------------|----------|
|----------|--------|----------------|----------|

| Forecasted implementation date for change                                                       | 16-Jun-2014 |
|-------------------------------------------------------------------------------------------------|-------------|
| Forecasted availability date of samples for customer                                            | 16-Jun-2014 |
| Forecasted date for <b>STMicroelectronics</b><br>change Qualification Plan results availability | 16-Jun-2014 |
| Estimated date of changed product first shipment                                                | 22-Sep-2014 |

#### Table 2. Change Identification

| Product Identification<br>(Product Family/Commercial Product) | see attached list                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of change                                                | Package assembly process change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Reason for change                                             | Improve service to Customers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Description of the change                                     | Continuing in the aim of a constant process improvement, please be<br>informed that we're going to use Automatic Assembly/Testing DPAK<br>Matrix & Large Die Pad line for Selected Power BIPOLAR and Power<br>MOSFET Transistors produced in Nantong Fujitsu Microelectronics<br>(China). You may already receive products in DPAK Matrix & Large Die<br>Pad line from Longgang or Shenzhen (China). DPAK device products,<br>manufactured in Nantong Fujitsu Microelectronics (China), guarantee<br>the same quality and electrical characteristics as reported in the<br>relevant data sheets. Devices used for qualification are available as<br>samples. |
| Change Product Identification                                 | by data code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Manufacturing Location(s)                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### Table 3. List of Attachments

| Customer Part numbers list |  |
|----------------------------|--|
| Qualification Plan results |  |

|                                                           | >\$                 |
|-----------------------------------------------------------|---------------------|
| Customer Acknowledgement of Receipt                       | PCN IPG-PWR/14/8552 |
| Please sign and return to STMicroelectronics Sales Office | Dated 23 Jun 2014   |
| Qualification Plan Denied                                 | Name:               |
| Qualification Plan Approved                               | Title:              |
|                                                           | Company:            |
| 🗖 Change Denied                                           | Date:               |
| Change Approved                                           | Signature:          |
| Remark                                                    |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |
|                                                           |                     |

| Name                | Function          |
|---------------------|-------------------|
| Mottese, Anna       | Marketing Manager |
| Aleo, Mario-Antonio | Product Manager   |
| Falcone, Giuseppe   | Q.A. Manager      |

# **DOCUMENT APPROVAL**

# Dear Customer,

Continuing in the aim of a constant process improvement, please be informed that we're going to use Automatic Assembly/Testing DPAK Matrix & Large Die Pad line for Selected Power BIPOLAR and Power MOSFET Transistors produced in Nantong Fujitsu Microelectronics (China). You may already receive products in DPAK Matrix & Large Die Pad line from Longgang or Shenzhen (China). DPAK device products, manufactured in Nantong Fujitsu Microelectronics (China), guarantee the same quality and electrical characteristics as reported in the relevant data sheets. Devices used for qualification are available as samples.

The involved product series and affected packages are listed in the attached file.

Any other Product related to the above series, manufactured in Nantong Fujitsu Microelectronics (China), even if not expressly included or partially mentioned in the attached table, is affected by this change.

## **Qualification program and results availability:**

The reliability test report is provided in attachment to this document.

## Samples availability:

Samples of the test vehicle devices will be available on request starting from week 23-2014. Any other sample request will be processed and scheduled by Power Transistor Division upon request.

| Product Family Description                            | Package | Part Number - Test Vehicle |
|-------------------------------------------------------|---------|----------------------------|
| Power MOSFET Transistors<br>Power BIPOLAR Transistors | DPAK    | STD5NK60ZT4<br>BUL742C     |

## Change implementation schedule:

The production start and first shipments will be implemented according to our work in progress and materials availability:

| Product Family                                        | 1st Shipments     |
|-------------------------------------------------------|-------------------|
| Power MOSFET Transistors<br>Power BIPOLAR Transistors | From Week 36-2014 |

Lack of acknowledgement of the PCN within 30 days will constitute acceptance of the change. After acknowledgement, lack of additional response within the 90 days period will constitute acceptance of the change (Jedec Standard No. 46-C). In any case, first shipment may start earlier with customer written agreement.

# Marking and traceability:

Unless otherwise stated by customer specific requirement, traceability of Power BIPOLAR and Power MOSFET Transistors produced in Nantong Fujitsu Microelectronics (China) will be ensured by the Q.A. number marked on the package.

Sincerely Yours.



Reliability Report DPAK Matrix Large Die Pad Back-End Capacity Extension - Nantong Fujitsu Microelectronics (China)

| Genera                  | General Information                                   |                             | Locations                                             |  |
|-------------------------|-------------------------------------------------------|-----------------------------|-------------------------------------------------------|--|
| Product Lines:          | EZ63 – IV61                                           | Wafer Diffusion<br>Plants:  | Ang Mo Kio (Singapore)                                |  |
| Product Families:       | Power MOSFET (EZ63)<br>Power BIPOLAR (IV61)           | EWS Plants:                 | Ang Mo Kio (Singapore)                                |  |
| P/Ns:                   | STD5NK60ZT4 (EZ63)<br>BULD742CT4 (IV61)               | Assembly and testing plant: | Nantong Fujitsu<br>Microelectronics (NFME)<br>(China) |  |
| Product Group:          | IPG                                                   | Reliability Lab:            | IPG-PTD Catania Reliability<br>Lab.                   |  |
| Product division:       | Power Transistor Division                             |                             |                                                       |  |
| Package:                | DPAK                                                  |                             |                                                       |  |
| Silicon Process techn.: | Zener-Protected<br>SuperMESH™ MOSFET<br>Power BIPOLAR |                             |                                                       |  |

#### **DOCUMENT INFORMATION**

| Version | Date      | Pages | Prepared by   | Approved by | Comment     |
|---------|-----------|-------|---------------|-------------|-------------|
| 1.0     | June 2014 | 8     | A. Settinieri | C. Cappello | First issue |

Note: This report is a summary of the reliability trials performed in good faith by STMicroelectronics in order to evaluate the potential reliability risks during the product life using a set of defined test methods.

This report does not imply for STMicroelectronics expressly or implicitly any contractual obligations other than as set forth in STMicroelectronics general terms and conditions of Sale. This report and its contents shall not be disclosed to a third party without previous written agreement from STMicroelectronics.



# TABLE OF CONTENTS

| 1 | APPLICABLE AND REFERENCE DOCUMENTS | 3 |
|---|------------------------------------|---|
| 2 | GLOSSARY                           | 3 |
| 3 | RELIABILITY EVALUATION OVERVIEW    | 3 |
|   | 3.1 OBJECTIVES                     | 3 |
|   | 3.2 CONCLUSION                     | 3 |
| 4 | DEVICE CHARACTERISTICS             | 4 |
|   | 4.1 DEVICE DESCRIPTION             | 4 |
|   | 4.2 CONSTRUCTION NOTE              | 4 |
| 5 | TESTS RESULTS SUMMARY              | 6 |
|   | 5.1 Test vehicle                   | 6 |
|   | 5.2 RELIABILITY TEST PLAN SUMMARY  | 6 |
| 6 | ANNEXES 6.0.                       | 8 |
| - | 6.1TESTS DESCRIPTION               | 8 |
|   |                                    |   |



# 1 APPLICABLE AND REFERENCE DOCUMENTS

| Document reference | Short description                                       |
|--------------------|---------------------------------------------------------|
| JESD47             | Stress-Test-Driven Qualification of Integrated Circuits |
|                    |                                                         |

# 2 GLOSSARY

| DUT | Device Under Test |
|-----|-------------------|
| SS  | Sample Size       |
| HF  | Halogen Free      |

# **<u>3 RELIABILITY EVALUATION OVERVIEW</u>**

# 3.1 Objectives

Reliability evaluation for assembly and testing DPAK Matrix Large Die Pad Back-End Capacity Extension - Nantong Fujitsu Microelectronics (China)

# 3.2 Conclusion

Qualification Plan requirements have been fulfilled without exception. It is stressed that reliability tests have shown that the devices behave correctly against environmental tests (no failure). Moreover, the stability of electrical parameters during the accelerated tests demonstrates the ruggedness of the products and safe operation, which is consequently expected during their lifetime.



# 4 DEVICE CHARACTERISTICS

# 4.1 Device description

N-channel Power MOSFET Power BIPOLAR

# 4.2 Construction note

## D.U.T.: STD5NK60ZT4 LINE: EZ63

# PACKAGE: DPAK

| Wafer/Die fab. Information       |                                   |  |  |  |
|----------------------------------|-----------------------------------|--|--|--|
| Wafer fab manufacturing location | Ang Mo Kio (Singapore)            |  |  |  |
| Technology                       | Zener-Protected SuperMESH™ MOSFET |  |  |  |
| Die finishing back side          | Ti/Ni/Ag                          |  |  |  |
| Die size                         | 3900 x 2890 µm <sup>2</sup>       |  |  |  |
| Metal                            | Al/Si                             |  |  |  |
| Passivation type                 | Nitride                           |  |  |  |

| Wafer Testing (EWS) information           |                        |  |  |  |  |
|-------------------------------------------|------------------------|--|--|--|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |  |  |  |
| Test program                              | WPIS                   |  |  |  |  |

| Assembly information                |                                         |  |  |  |
|-------------------------------------|-----------------------------------------|--|--|--|
| Assembly site                       | Nantong Fujitsu Microelectronics (NFME) |  |  |  |
| Package description                 | DPAK                                    |  |  |  |
| Molding compound                    | HF Epoxy Resin                          |  |  |  |
| Frame material                      | Raw Copper                              |  |  |  |
| Die attach process                  | Soft Solder                             |  |  |  |
| Die attach material                 | Pb/Sn/Ag                                |  |  |  |
| Wire bonding process                | Ultrasonic                              |  |  |  |
| Wires bonding materials             | AI/Mg Gate – AI Source                  |  |  |  |
| Lead finishing/bump solder material | Pure Tin                                |  |  |  |

| Final testing information                                |       |  |  |  |  |
|----------------------------------------------------------|-------|--|--|--|--|
| Testing location Nantong Fujitsu Microelectronics (NFME) |       |  |  |  |  |
| Tester                                                   | TESEC |  |  |  |  |



# D.U.T.: BULD742CT4 LINE: IV61 PACKAGE: DPAK

| Wafer/Die fab. Information                              |                             |  |  |  |  |
|---------------------------------------------------------|-----------------------------|--|--|--|--|
| Wafer fab manufacturing location Ang Mo Kio (Singapore) |                             |  |  |  |  |
| Technology                                              | NPN Power BIPOLAR           |  |  |  |  |
| Die finishing back side                                 | Ti/Ni/Au                    |  |  |  |  |
| Die size                                                | 2430 x 2460 μm <sup>2</sup> |  |  |  |  |
| Metal                                                   | Al/Si                       |  |  |  |  |
| Passivation type                                        | PSG                         |  |  |  |  |

| Wafer Testing (EWS) information           |                        |  |  |  |
|-------------------------------------------|------------------------|--|--|--|
| Electrical testing manufacturing location | Ang Mo Kio (Singapore) |  |  |  |
| Test program                              | WPIS                   |  |  |  |

| Assembly information                |                                         |  |  |  |  |
|-------------------------------------|-----------------------------------------|--|--|--|--|
| Assembly site                       | Nantong Fujitsu Microelectronics (NFME) |  |  |  |  |
| Package description                 | DPAK                                    |  |  |  |  |
| Molding compound                    | HF Epoxy Resin                          |  |  |  |  |
| Frame material                      | Raw Copper                              |  |  |  |  |
| Die attach process                  | Soft Solder                             |  |  |  |  |
| Die attach material                 | Pb/Sn/Ag                                |  |  |  |  |
| Wire bonding process                | Ultrasonic                              |  |  |  |  |
| Wires bonding materials             | Al/Mg Gate – Al Source                  |  |  |  |  |
| Lead finishing/bump solder material | Pure Tin                                |  |  |  |  |

| Final testing information |                                         |  |  |  |
|---------------------------|-----------------------------------------|--|--|--|
| Testing location          | Nantong Fujitsu Microelectronics (NFME) |  |  |  |
| Tester                    | TESEC                                   |  |  |  |



E.

# 5 TESTS RESULTS SUMMARY

# 5.1 Test vehicle

| Lot # | Process/ Package | Product Line | Comments      |  |  |
|-------|------------------|--------------|---------------|--|--|
| 1     | STD5NK60ZT4      | EZ63         | Power MOSFET  |  |  |
| 2     | BULD742CT4       | IV61         | Power BIPOLAR |  |  |

# 5.2 Reliability test plan summary

# Lot. 1 - D.U.T.: STD5NK60ZT4

LINE: EZ63

PACKAGE: DPAK

....

| Test                   | PC                            | Std ref.          | Conditions                                                                                     | SS     | Steps  | Failure/SS |  |
|------------------------|-------------------------------|-------------------|------------------------------------------------------------------------------------------------|--------|--------|------------|--|
|                        |                               |                   |                                                                                                |        | Lot 1  |            |  |
| Die Oriented Tests     |                               |                   |                                                                                                |        |        |            |  |
|                        |                               | JESD22            |                                                                                                | 77     | 168 H  | - (        |  |
| HTRB                   | Ν                             | A-108             | T.A.=150°C Vdss=480V                                                                           |        | 500 H  | 0/77       |  |
|                        |                               | -                 |                                                                                                |        | 1000 H |            |  |
|                        |                               | JESD22            |                                                                                                |        | 168 H  |            |  |
| HTGB                   | Ν                             | A-108             | TA = 150°C Vgss= 30V                                                                           | 77     | 500 H  | 0/77       |  |
|                        |                               |                   |                                                                                                |        | 1000 H |            |  |
|                        |                               | JESD22            |                                                                                                |        | 168 H  |            |  |
| HTS                    | Ν                             | A-103             | TA = 150°C                                                                                     | 77     | 500 H  | 0/77       |  |
|                        |                               | 7(100             |                                                                                                |        | 1000 H |            |  |
| Package Oriented Tests |                               |                   |                                                                                                |        |        |            |  |
| PC                     |                               | JESD22<br>A-113   | Drying 24 H @ 125°C<br>Store 168 H @ Ta=85°C<br>Rh=85%<br>Over Reflow @<br>Tpeak=260°C 3 times | 308    | Final  | 0/308      |  |
|                        | Y                             | JESD22<br>A-101   | Ta=85°C Rh=85%,<br>Vdss=100V                                                                   | 77     | 168 H  | 0/77       |  |
| H3TRB                  |                               |                   |                                                                                                |        | 500 H  |            |  |
|                        |                               |                   |                                                                                                |        | 1000 H |            |  |
|                        |                               | Y JESD22<br>A-104 | TA=-65°C TO 150°C<br>(1 HOUR/CYCLE)                                                            | 77     | 100 cy |            |  |
| TC                     | Y                             |                   |                                                                                                |        | 200 cy | 0/77       |  |
|                        |                               | A-104             |                                                                                                |        | 500 cy |            |  |
|                        | Y Mil-STD 750D<br>Method 1037 | Mil-STD 750D      |                                                                                                |        | 5K cy  |            |  |
| TF/IOL                 |                               | ∆TC=105°C         | 77                                                                                             | 10K cy | 0/77   |            |  |
| AC                     | Y                             | JESD22<br>A-102   | TA=121°C – PA=2 ATM                                                                            | 77     | 96 H   | 0/77       |  |



# Lot. 2 - D.U.T.: BULD742CT4 LINE: IV61 PACKAGE: DPAK

| Test               | PC                     | Std ref.                                                                                      | Conditions                                                                                     | SS  | Steps  | Failure/SS |  |
|--------------------|------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|--------|------------|--|
| Die Oriented Tests |                        |                                                                                               |                                                                                                |     |        |            |  |
|                    |                        |                                                                                               |                                                                                                |     |        |            |  |
|                    | м                      | JESD22                                                                                        | TA 45000 \ ( 1 400) (                                                                          |     | 168 H  | 0/77       |  |
| HTRB               | Ν                      | A-108                                                                                         | T.A.=150°C Vdss=480V                                                                           | 77  | 500 H  | 0/77       |  |
|                    |                        |                                                                                               |                                                                                                |     | 1000 H |            |  |
|                    |                        | JESD22                                                                                        |                                                                                                |     | 168 H  | - (        |  |
| HTS                | Ν                      | A-103                                                                                         | TA = 150°C                                                                                     | 77  | 500 H  | 0/77       |  |
|                    |                        |                                                                                               |                                                                                                |     | 1000 H |            |  |
| Package Oriented   | Package Oriented Tests |                                                                                               |                                                                                                |     |        |            |  |
| PC                 |                        | JESD22<br>A-113                                                                               | Drying 24 H @ 125°C<br>Store 168 H @ Ta=85°C<br>Rh=85%<br>Over Reflow @<br>Tpeak=260°C 3 times | 308 | Final  | 0/308      |  |
|                    | Y                      |                                                                                               | Ta=85°C Rh=85%,<br>Vdss=100V                                                                   | 77  | 168 H  | 0/77       |  |
| H3TRB              |                        | JESD22<br>A-101                                                                               |                                                                                                |     | 500 H  |            |  |
|                    |                        |                                                                                               |                                                                                                |     | 1000 H |            |  |
|                    |                        |                                                                                               | TA 0500 TO 45000                                                                               |     | 100 cy |            |  |
| тс                 | Y                      | JESD22                                                                                        | TA=-65°C TO 150°C                                                                              | 77  | 200 cy | 0/77       |  |
|                    |                        | A-104                                                                                         | (1 HOUR/CYCLE)                                                                                 |     | 500 cy |            |  |
| _                  |                        | Mil-STD 750D                                                                                  |                                                                                                |     | 5K cy  |            |  |
| TF/IOL             | Y                      | $\begin{array}{c c} Y & Miles TD 750D \\ Method 1037 & \Delta TC=105^{\circ}C \end{array} 77$ |                                                                                                | 77  | 10K cy | 0/77       |  |
| AC                 | Y                      | JESD22<br>A-102                                                                               | TA=121°C – PA=2 ATM                                                                            | 77  | 96 H   | 0/77       |  |



# 6 ANNEXES 6.0

# 6.1Tests Description

| Test name                                                              | Description                                                                                                                                                                        | Purpose                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Die Oriented Tests                                                     |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                            |
| <b>HTRB</b><br>High Temperature<br>Reverse Bias                        | The device is stressed in static configuration,<br>trying to satisfy as much as possible the<br>following conditions:                                                              | To determine the effects of bias conditions and<br>temperature on solid state devices over time. It<br>simulates the devices' operating condition in an<br>accelerated way.                                                                                                                                                                                |
| HTGB<br>High Temperature<br>Forward (Gate)<br>Bias                     | <ul> <li>low power dissipation;</li> <li>max. supply voltage compatible with diffusion process and internal circuitry limitations;</li> </ul>                                      | To maximize the electrical field across either<br>reverse-biased junctions or dielectric layers, in<br>order to investigate the failure modes linked to<br>mobile contamination, oxide ageing, layout<br>sensitivity to surface effects.                                                                                                                   |
| <b>HTSL</b><br>High Temperature<br>Storage Life                        | The device is stored in unbiased condition at<br>the max. temperature allowed by the<br>package materials, sometimes higher than<br>the max. operative temperature.                | To investigate the failure mechanisms activated<br>by high temperature, typically wire-bonds solder<br>joint ageing, data retention faults, metal stress-<br>voiding.                                                                                                                                                                                      |
| Package Oriented Tests                                                 |                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                            |
| AC<br>Auto Clave<br>(Pressure Pot)                                     | The device is stored in saturated steam, at fixed and controlled conditions of pressure and temperature.                                                                           | To investigate corrosion phenomena affecting die or package materials, related to chemical contamination and package hermeticity.                                                                                                                                                                                                                          |
| TC<br>Temperature<br>Cycling                                           | The device is submitted to cycled<br>temperature excursions, between a hot and a<br>cold chamber in air atmosphere.                                                                | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation. |
| <b>TF / IOL</b><br>Thermal Fatigue /<br>Intermittent<br>Operating Life | The device is submitted to cycled<br>temperature excursions generated by power<br>cycles (ON/OFF) at T ambient.                                                                    | To investigate failure modes related to the<br>thermo-mechanical stress induced by the<br>different thermal expansion of the materials<br>interacting in the die-package system. Typical<br>failure modes are linked to metal displacement,<br>dielectric cracking, molding compound<br>delamination, wire-bonds failure, die-attach<br>layer degradation. |
| H3TRB<br>Temperature<br>Humidity Bias                                  | The device is biased in static configuration<br>minimizing its internal power dissipation, and<br>stored at controlled conditions of ambient<br>temperature and relative humidity. | To evaluate the package moisture resistance<br>with electrical field applied, both electrolytic and<br>galvanic corrosion are put in evidence.                                                                                                                                                                                                             |

#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

**RESTRICTIONS OF USE AND CONFIDENTIALITY OBLIGATIONS:** 

THIS DOCUMENT AND ITS ANNEXES CONTAIN ST PROPRIETARY AND CONFIDENTIAL INFORMATION. THE DISCLOSURE, DISTRIBUTION, PUBLICATION OF WHATSOEVER NATURE OR USE FOR ANY OTHER PURPOSE THAN PROVIDED IN THIS DOCUMENT OF ANY INFORMATION CONTAINED IN THIS DOCUMENT AND ITS ANNEXES IS SUBMITTED TO ST PRIOR EXPRESS AUTHORIZATION. ANY UNAUTHORIZED REVIEW, USE, DISCLOSURE OR DISTRIBUTION OF SUCH INFORMATION IS EXPRESSLY PROHIBITED.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2014 STMicroelectronics - All rights reserved.

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com