

# ATtiny417/814/816/817

# ATtiny417/814/816/817 Silicon Errata and Data Sheet Clarification

The ATtiny417/814/816/817 devices you have received conform functionally to the current device data sheet (www.microchip.com/DS40002288), except for the anomalies described in this document. The errata described in this document will likely be addressed in future revisions of the ATtiny417/814/816/817 devices.

## Notes:

- · This document summarizes all the silicon errata issues from all revisions of silicon, previous as well as current
- Refer to the Device/Revision ID section in the current device data sheet (www.microchip.com/DS40002288) for
  more detailed information on Device Identification and Revision IDs for your specific device, or contact your local
  Microchip sales office for assistance

# 1. Silicon Issue Summary

## Legend

- Erratum is not applicable.
- **X** Erratum is applicable.

| Peripheral | Short Description                                                                                     | Valid for Silicon<br>Revision |
|------------|-------------------------------------------------------------------------------------------------------|-------------------------------|
|            |                                                                                                       | Rev. B <u>(1)</u>             |
| Device     | 2.2.1 Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values | X                             |
|            | 2.3.1 Coupling Through AC Pins                                                                        | X                             |
|            | 2.3.2 AC Interrupt Flag Not Set Unless Interrupt is Enabled                                           | X                             |
| AC         | 2.3.3 False Triggers May Occur Under Certain Conditions                                               | X                             |
|            | 2.3.4 False Triggering When Sweeping Negative Input of the AC When the Low-Power Mode is Disabled     | X                             |
|            | 2.4.1 One Extra Measurement Performed After Disabling ADC Free-Running Mode                           | X                             |
|            | 2.4.2 Changing ADC Control Bits During Free-Running Mode not Working                                  | X                             |
|            | 2.4.3 ADC Wake-Up with WCMP                                                                           | X                             |
| ADC        | 2.4.4 ADC Functionality Cannot be Ensured with CLKADC Above 1.5 MHz and a Setting of 25% Duty Cycle   | X                             |
|            | 2.4.5 ADC Performance Degrades with CLKADC Above 1.5 MHz and VDD < 2.7V                               | X                             |
|            | 2.4.6 Pending Event Stuck When Disabling the ADC                                                      | X                             |
|            | 2.4.7 ADC Interrupt Flags Cleared When Reading RESH                                                   | X                             |
|            | 2.5.1 Connecting LUTs in Linked Mode Requires OUTEN Set to '1'                                        | X                             |
| CCL        | 2.5.2 D-latch is Not Functional                                                                       | X                             |
|            | 2.5.3 The CCL Must be Disabled to Change the Configuration of a Single LUT                            | X                             |
| RTC        | 2.6.1 Any Write to the RTC.CTRLA Register Resets the RTC and PIT Prescaler                            | X                             |
| RIC        | 2.6.2 Disabling the RTC Stops the PIT                                                                 | X                             |
| TCA        | 2.7.1 Restart Will Reset Counter Direction in NORMAL and FRQ Mode                                     | X                             |
|            | 2.8.1 Minimum Event Duration Must Exceed the Selected Clock Period                                    | X                             |
| тсв        | 2.8.2 The TCB Interrupt Flag is Cleared When Reading CCMPH                                            | X                             |
|            | 2.8.3 TCB Input Capture Frequency and Pulse-Width Measurement Mode Not Working with Prescaled Clock   | X                             |
|            | 2.8.4 The TCA Restart Command Does Not Force a Restart of TCB                                         | X                             |
|            | 2.8.5 CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode                            | X                             |

# ATtiny417/814/816/817

# Silicon Issue Summary

| continued  |                                                                                                 |                               |
|------------|-------------------------------------------------------------------------------------------------|-------------------------------|
| Peripheral | Short Description                                                                               | Valid for Silicon<br>Revision |
|            |                                                                                                 | Rev. B <u>(1)</u>             |
|            | 2.9.1 TCD Auto-Update Not Working                                                               | X                             |
| TCD        | 2.9.2 TCD Event Output Lines May Give False Events                                              | X                             |
|            | 2.9.3 Asynchronous Input Events Not Working When TCD Counter Prescaler is Used                  | X                             |
|            | 2.10.1 TIMEOUT Bits in the TWI.MCTRLB Register are Not Accessible                               | X                             |
| TWI        | 2.10.2 TWI Smart Mode Gives Extra Clock Pulse                                                   | X                             |
| 1 001      | 2.10.3 TWI Host Mode Wrongly Detects the Start Bit as a Stop Bit                                | X                             |
|            | 2.10.4 The TWI Host Enable Quick Command is Not Accessible                                      | X                             |
|            | 2.11.1 TXD Pin Override Not Released When Disabling the Transmitter                             | X                             |
|            | 2.11.2 Frame Error on a Previous Message May Cause False Start Bit Detection                    | X                             |
| USART      | 2.11.3 Full Range Duty Cycle Not Supported When Validating LIN Sync Field                       | X                             |
|            | 2.11.4 Open-Drain Mode Does Not Work When TXD is Configured as Output                           | X                             |
|            | 2.11.5 Start-of-Frame Detection Can Unintentionally be Enabled in Active Mode when RXCIF is '0' | X                             |

## Note:

1. This revision is the initial release of the silicon.

## 2. Silicon Errata Issues

## 2.1 Errata Details

- Erratum is not applicable.
- **X** Erratum is applicable.

## 2.2 Device

# 2.2.1 Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values

Writing the OSCLOCK fuse in FUSE.OSCCFG to '1' prevents the automatic loading of calibration values from the signature row. The device will run with an uncalibrated OSC20M oscillator.

### **Work Around**

Do not use OSCLOCK for locking the oscillator calibration value. The oscillator calibration value can be locked by writing LOCK in CLKCTRL.OSC20MCALIBB to '1'.

## **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.3 AC - Analog Comparator

## 2.3.1 Coupling Through AC Pins

There is a capacitive coupling through the Analog Comparator. Toggling the selected positive AC pin may affect the selected negative input pin and vice versa.

### **Work Around**

When the AC is disabled, configure AC.MUXCTRLA.MUXNEG to DAC or internal reference.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.3.2 AC Interrupt Flag Not Set Unless Interrupt is Enabled

ACn.STATUS.CMP is not set if the ACn.INTCTRL.CMP is not set.

## **Work Around**

Enable ACn.INTCTRL.CMP or use ACn.STATUS.STATE for polling.

| Rev. B |
|--------|
|--------|

X

## 2.3.3 False Triggers May Occur Under Certain Conditions

False triggers may occur on falling input pin:

- If the slew rate on the input signal is greater than 2 V/µs for common-mode voltage below 0.5V
- If the slew rate on the input signal is greater than 10 V/µs for common-mode voltage above 0.5V
- If the slew rate on the input signal is greater than 10 V/µs for any common-mode voltage and Low-Power mode is enabled

## **Work Around**

None.

#### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.3.4 False Triggering When Sweeping Negative Input of the AC When the Low-Power Mode is Disabled

A false trigger may occur if sweeping the negative input of the AC with a negative slope, and the AC has Low-Power mode disabled.

### **Work Around**

Enable Low-Power mode in AC.CTRLA.LPMODE.

### **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| X      |  |

## 2.4 ADC - Analog-to-Digital Converter

## 2.4.1 One Extra Measurement Performed After Disabling ADC Free-Running Mode

The ADC may perform one additional measurement after clearing ADCn.CTRLA.FREERUN.

### **Work Around**

Write ADCn.CTRLA.ENABLE to '0' to stop the Free-Running mode immediately.

### **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| X      |  |

## 2.4.2 Changing ADC Control Bits During Free-Running Mode not Working

If control signals are changed during Free-Running mode, the new configuration is not properly taken into account in the next measurement. This is valid for the ADC.CTRLB, ADC.CTRLC, ADC.SAMPCTRL registers, and the ADC.MUXPOS, ADC.WINLT, and ADC.WINHT registers.

### **Work Around**

Disable ADC Free-Running mode before updating the ADC.CTRLB, ADC.CTRLC, ADC.SAMPCTRL, ADC.MUXPOS, ADC.WINLT, or ADC.WINHT registers.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| Х      |

## 2.4.3 ADC Wake-Up with WCMP

When waking up from Standby sleep mode with ADC WCMP interrupt, the ADC is disabled for a few cycles before the device enters Active mode. A new INITDLY is required before the next conversion.

### **Work Around**

Use INITDLY before the next conversion.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| х      |

## 2.4.4 ADC Functionality Cannot be Ensured with CLK<sub>ADC</sub> Above 1.5 MHz and a Setting of 25% Duty Cycle

The ADC functionality cannot be ensured if  $CLK_{ADC} > 1.5$  MHz with ADCn.CALIB.DUTYCYC set to '1'.

### **Work Around**

If ADC is operated with CLK<sub>ADC</sub> > 1.5 MHz, ADCn.CALIB.DUTYCYC must be set to '0' (50% duty cycle).

#### Affected Silicon Revisions

| Rev. B |
|--------|
| х      |

## 2.4.5 ADC Performance Degrades with CLK<sub>ADC</sub> Above 1.5 MHz and VDD < 2.7V

The ADC INL performance degrades if CLK<sub>ADC</sub> > 1.5 MHz and ADCn.CALIB.DUTYCYC set to '0' for VDD < 2.7V.

## **Work Around**

None.

## **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.4.6 Pending Event Stuck When Disabling the ADC

If the ADC is disabled during an event-triggered conversion, the event will not be cleared.

### **Work Around**

Clear ADC.EVCTRL.STARTEI and wait for the conversion to complete before disabling the ADC.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.4.7 ADC Interrupt Flags Cleared When Reading RESH

ADCn.INTFLAGS.RESRDY and ADCn.INTFLAGS.WCOMP are cleared when reading ADCn.RESH.

#### **Work Around**

In 8-bit mode, read ADCn.RESH to clear the flag or clear the flag directly.

## **Affected Silicon Revisions**

| Rev. B |
|--------|
| х      |

## 2.5 CCL - Configurable Custom Logic

## 2.5.1 Connecting LUTs in Linked Mode Requires OUTEN Set to '1'

Connecting the LUTs in linked mode requires LUTnCTRLA.OUTEN set to '1' for the LUT providing the input source.

### **Work Around**

Use an event channel to link the LUTs, or do not use the corresponding I/O pin for other purposes.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.5.2 D-latch is Not Functional

The CCL D-latch is not functional.

## **Work Around**

None.

## **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| х      |  |

## 2.5.3 The CCL Must be Disabled to Change the Configuration of a Single LUT

To reconfigure a LUT, the CCL peripheral must be disabled (write ENABLE in CCL.CTRLA to '0'). Writing ENABLE to '0' will disable all the LUTs, and affects the LUTs not under reconfiguration.

## **Work Around**

None

| Rev. B |
|--------|
| Х      |

## 2.6 RTC - Real-Time Counter

## 2.6.1 Any Write to the RTC.CTRLA Register Resets the RTC and PIT Prescaler

Any write to the RTC.CTRLA register resets the 15-bit prescaler resulting in a longer period on the current count or period.

### **Work Around**

None.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.6.2 Disabling the RTC Stops the PIT

Writing RTC.CTRLA.RTCEN to '0' will stop the PIT.

Writing RTC.PITCTRLA.PITEN to '0' will stop the RTC.

### **Work Around**

Do not disable the RTC or the PIT if any of the modules are used.

### **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| Х      |  |

## 2.7 TCA - Timer/Counter A

### 2.7.1 Restart Will Reset Counter Direction in NORMAL and FRQ Mode

When the TCA is configured to the NORMAL or FRQ mode (WGMODE in TCAn.CTRLB is ' $0 \times 0$ ' or ' $0 \times 1$ '), a RESTART command or Restart event will reset direction to default. The default is counting upwards.

## **Work Around**

None.

## Affected Silicon Revisions

| Rev. B |  |
|--------|--|
| X      |  |

## 2.8 TCB - Timer/Counter B

### 2.8.1 Minimum Event Duration Must Exceed the Selected Clock Period

Event detection will fail if TCBn receives an input event with a high/low period shorter than the period of the selected clock source (CLKSEL in TCBn.CTRLA). This applies to the TCB modes (CNTMODE in TCBn.CTRLB) *Time-Out Check* and *Input Capture Frequency and Pulse-Width Measurement* mode.

#### **Work Around**

Ensure that the high/low period of input events is equal to or longer than the period of the selected clock source (CLKSEL in TCBn.CTRLA).

### Affected Silicon Revisions

| Rev. B |  |
|--------|--|
| х      |  |

## 2.8.2 The TCB Interrupt Flag is Cleared When Reading CCMPH

TCBn.INTFLAGS.CAPT is cleared when reading TCBn.CCMPH instead of CCMPL.

#### **Work Around**

Read both TCBn.CCMPL and TCBn.CCMPH.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

# 2.8.3 TCB Input Capture Frequency and Pulse-Width Measurement Mode Not Working with Prescaled Clock

The TCB Input Capture Frequency and Pulse-Width Measurement mode may lock to Freeze state if CLKSEL in TCB.CTRLA is set to any other value than 0x0.

### **Work Around**

Only use CLKSEL equal to 0x0 when using Input Capture Frequency and Pulse-Width Measurement mode.

## **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| X      |  |

### 2.8.4 The TCA Restart Command Does Not Force a Restart of TCB

The TCA restart command does not force a restart of the TCB when TCB is running in SYNCUPD mode. TCB is restarted only after a TCA OVF.

## **Work Around**

None.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.8.5 CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode

When the TCB is operating in 8-bit PWM mode (CNTMODE in TCBn.CTRLB is ' $0 \times 7$ '), the low and high bytes for the CNT and CCMP registers operate as 16-bit registers for read and write. They cannot be read or written independently.

## **Work Around**

Use 16-bit register access. Refer to the data sheet for further information.

### **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| x      |  |

## 2.9 TCD - Timer/Counter D

## 2.9.1 TCD Auto-Update Not Working

The TCD auto-update feature is not working.

## **Work Around**

None.

## **Affected Silicon Revisions**

| Rev. B |
|--------|
| Х      |

## 2.9.2 TCD Event Output Lines May Give False Events

The TCD event output lines can give false events.

### **Work Around**

Use the delayed event functionality with a minimum of one cycle delay.

## **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.9.3 Asynchronous Input Events Not Working When TCD Counter Prescaler is Used

When the TCD is configured to use asynchronous input events (CFG in TCDn.EVCTRLx is '0x2') and the TCD Counter Prescaler (CNTPRES in TCDn.CTRLA) is different from '0x0' events can be missed.

### **Work Around**

Use the TCD Synchronization Prescaler (SYNCPRES in TCDn.CTRLA) instead of the TCD Counter Prescaler. Alternatively, use synchronous input events (CFG in TCDn.EVCTRLx is not '0x2') if the input events are longer than one CLK\_TCD\_CNT cycle.

## Affected Silicon Revisions

| Rev. B |  |
|--------|--|
| Х      |  |

## 2.10 TWI - Two-Wire Interface

## 2.10.1 TIMEOUT Bits in the TWI.MCTRLB Register are Not Accessible

The TIMEOUT bits in the TWI.MCTRLB register are not accessible from the software.

### **Work Around**

When initializing TWI, BUSSTATE in TWI.MSTATUS must be brought into an IDLE state by writing 0x1 to it.

## **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

### 2.10.2 TWI Smart Mode Gives Extra Clock Pulse

TWI Host with Smart mode enabled gives an extra clock pulse on the SCL line after sending NACK.

### **Work Around**

None.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| X      |

## 2.10.3 TWI Host Mode Wrongly Detects the Start Bit as a Stop Bit

If TWI is enabled in Host mode followed by an immediate write to the MADDR register, the bus monitor recognizes the Start bit as a Stop bit.

### **Work Around**

Wait for a minimum of two clock cycles from TWI.MCTRLA.ENABLE until TWI.MADDR is written.

## **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| X      |  |

## 2.10.4 The TWI Host Enable Quick Command is Not Accessible

TWI.MCTRLA.QCEN is not accessible from the software.

## **Work Around**

None.

### **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| Х      |  |

## 2.11 USART - Universal Synchronous and Asynchronous Receiver and Transmitter

## 2.11.1 TXD Pin Override Not Released When Disabling the Transmitter

The USART will not release the TXD pin override if:

- The USART transmitter is disabled by writing the TXEN bit in USART.CTRLB to '0' while the USART receiver is disabled (RXEN in USART.CTRLB is '0')
- Both the USART transmitter and receiver are disabled at the same time by writing the TXEN and RXEN bits in USART.CTRLB to '0'

### **Work Around**

There are two possible work arounds:

- Make sure the receiver is enabled (RXEN in USART.CTRLB is '1') while disabling the transmitter (writing TXEN in USART.CTRLB to '0')
- Writing to any register in the USART after disabling the transmitter will start the USART for long enough to release the pin override of the TXD pin

### **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| Х      |  |

## 2.11.2 Frame Error on a Previous Message May Cause False Start Bit Detection

A false start bit detection will trigger if receiving a frame with RXDATAH.FERR set and reading the RXDATAL before the RxD line goes high.

#### **Work Around**

Wait for the RXD pin to go high before reading RXDATA, for instance, by polling the bit in PORTn.IN where the RXD pin is located.

### **Affected Silicon Revisions**

| Rev. B |
|--------|
| Х      |

## 2.11.3 Full Range Duty Cycle Not Supported When Validating LIN Sync Field

For the LIN sync field, the USART is validating each bit to be within ±15% instead of the time between falling edges as described in the LIN specification, which allows a minimum duty cycle of 43.5% and a maximum duty cycle of 57.5%.

## **Work Around**

None.

## **Affected Silicon Revisions**

| Rev. B |  |
|--------|--|
| X      |  |

## 2.11.4 Open-Drain Mode Does Not Work When TXD is Configured as Output

When the USART TXD pin is configured as an output, it can drive the pin high regardless of whether the Open-Drain mode is enabled or not.

### **Work Around**

Configure the TXD pin as an input by writing the corresponding bit in PORTx.DIR to '0' when using Open-Drain mode.

| Rev. B |
|--------|
| х      |

# ATtiny417/814/816/817

Silicon Errata Issues

## 2.11.5 Start-of-Frame Detection Can Unintentionally be Enabled in Active Mode when RXCIF is '0'

The Start-of-Frame Detector can unintentionally be enabled when the device is in Active mode and when the Receive Complete Interrupt Flag (RXCIF) in the USARTn.STATUS register is '0'. If the Receive Data (RXDATA) registers are read while receiving new data, RXCIF is cleared, and the Start-of-Frame Detector will be enabled and falsely detects the following falling edge as a start bit. When the Start-of-Frame Detector detects a start condition, the frame reception is restarted, resulting in corrupt received data. Note that the USART Receive Start Interrupt Flag (RXSIF) always is '0' when in Active mode, and no interrupt will be triggered.

### **Work Around**

Disable Start-of-Frame Detection by writing '0' to the Start-of-Frame Detection Enable (SFDEN) bit in the USART Control B (USARTn.CTRLB) register when the device is in Active mode. Enable it again by writing the bit to '1' before transitioning to Standby sleep mode. This work around depends on a protocol preventing a new incoming frame when re-enabling Start-of-Frame Detection. Re-enabling Start-of-Frame Detection, while a new frame is already incoming, will result in corrupted received data.

| Rev. B |  |
|--------|--|
| X      |  |

## 3. Data Sheet Clarifications

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (www.microchip.com/DS40002288).

Note: Corrections are shown in bold. Where possible, the original bold text formatting has been removed for clarity.

## 3.1 None

There are no known data sheet clarifications as of this publication date.

## 4. Document Revision History

Note: The document revision is independent of the silicon revision.

## 4.1 Revision History

| Doc<br>Rev. | Date    | Comments                                                                                                                                                                                                                                                                                       |
|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Α           | 12/2020 | Initial document release                                                                                                                                                                                                                                                                       |
|             |         | <ul> <li>The content of the document has been restructured from:</li> <li>ATtiny214/414/814 Silicon Errata and Data Sheet Clarification</li> <li>ATtiny416/816 Silicon Errata and Data Sheet Clarification</li> <li>ATtiny417/817 Silicon Errata and Data Sheet Clarification</li> </ul>       |
|             |         | to:     ATtiny417/814/816/817 Silicon Errata and Data Sheet Clarification (this document)                                                                                                                                                                                                      |
|             |         | Refer to 4.2 Appendix - Obsolete Revision History for further details.  The following item is referring to changes between the latest revisions of the obsolete documents and this document:  Silicon revision A removed from Silicon issues summary, as this was never released to production |

## 4.2 Appendix - Obsolete Revision History

**Notes:** Due to document structure change from pin organized documents, the following document history is provided as a reference.

- ATtiny214/414/814 Silicon Errata and Data Sheet Clarification (DS40002115C)
- ATtiny416/816 Silicon Errata and Data Sheet Clarification (DS40002116C)
- ATtiny417/817 Silicon Errata and Data Sheet Clarification (DS40002117B)

## 4.2.1 Obsolete Document DS40002115C

| Doc.<br>Rev. | Date    | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С            | 11/2020 | <ul> <li>Added die revision C for ATtiny214 and ATtiny414</li> <li>Updated Affected Silicon Revisions for ADC Interrupt Flags Cleared When Reading RESH</li> <li>Added new errata:  - Device: Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values  - CCL: The CCL Must be Disabled to Change the Configuration of a Single LUT  - TCA: Restart Will Reset Counter Direction in NORMAL and FRQ Mode  - TCB: CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode  - TCD: Asynchronous Input Events Not Working When TCD Counter Prescaler is Used  - USART:  • Full Range Duty Cycle Not Supported When Validating LIN Sync Field  • Open-Drain Mode Does Not Work When TXD is Configured as Output  • Start-of-Frame Detection Can Unintentionally be Enabled in Active Mode when RXCIF is '0'</li> </ul> |

| continued    |         |                                                                                                                                                                                                                 |  |
|--------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Doc.<br>Rev. | Date    | Comments                                                                                                                                                                                                        |  |
| В            | 10/2019 | <ul> <li>Updated document template</li> <li>The ADC errata, ADC Functionality Cannot be Ensured with ADCCLK Above 1.5 MHz for All Conditions, has been split into two separate erratas and rewritten</li> </ul> |  |
| Α            | 06/2019 | Initial document release                                                                                                                                                                                        |  |

## 4.2.2 Obsolete Document DS40002116C

| Doc.<br>Rev. | Date    | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C            | 11/2020 | <ul> <li>Added die revision C for ATtiny416</li> <li>Updated Affected Silicon Revisions for ADC Interrupt Flags Cleared When Reading RESH</li> <li>Added new errata:         <ul> <li>Device: Writing the OSCLOCK Fuse in FUSE.OSCCFG to '1' Prevents Automatic Loading of Calibration Values</li> <li>CCL: The CCL Must be Disabled to Change the Configuration of a Single LUT</li> <li>TCA: Restart Will Reset Counter Direction in NORMAL and FRQ Mode</li> <li>TCB: CCMP and CNT Registers Operate as 16-Bit Registers in 8-Bit PWM Mode</li> <li>TCD: Asynchronous Input Events Not Working When TCD Counter Prescaler is Used</li> <li>USART:</li></ul></li></ul> |
| В            | 10/2019 | <ul> <li>Updated document template</li> <li>The ADC errata, ADC Functionality Cannot be Ensured with ADCCLK Above 1.5 MHz for All Conditions, has been split into two separate erratas and rewritten</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Α            | 06/2019 | Initial document release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## 4.2.3 Obsolete Document DS40002117B

| Doc Rev. | Date    | Comments                                                                                                                                                                                                                                                                                                                                |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| В        | 10/2019 | <ul> <li>Updated document template.</li> <li>The ADC errata, ADC Functionality Cannot be Ensured with ADCCLK Above 1.5 MHz for All Conditions, has been split into two separate erratas and rewritten.</li> <li>Added clarifications for:         <ul> <li>Missing Memory Map</li> <li>Missing ADC Block Diagram</li> </ul> </li> </ul> |
| Α        | 06/2019 | Initial document release.                                                                                                                                                                                                                                                                                                               |

## The Microchip Website

Microchip provides online support via our website at <a href="www.microchip.com/">www.microchip.com/</a>. This website is used to make files and information easily available to customers. Some of the content available includes:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's
  guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQs), technical support requests, online discussion groups, Microchip design partner program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## **Product Change Notification Service**

Microchip's product change notification service helps keep customers current on Microchip products. Subscribers will receive email notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, go to www.microchip.com/pcn and follow the registration instructions.

## **Customer Support**

Users of Microchip products can receive assistance through several channels:

- · Distributor or Representative
- · Local Sales Office
- Embedded Solutions Engineer (ESE)
- Technical Support

Customers should contact their distributor, representative or ESE for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in this document.

Technical support is available through the website at: www.microchip.com/support

# Microchip Devices Code Protection Feature

Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods being used in attempts to breach the code protection features
  of the Microchip devices. We believe that these methods require using the Microchip products in a manner
  outside the operating specifications contained in Microchip's Data Sheets. Attempts to breach these code
  protection features, most likely, cannot be accomplished without violating Microchip's intellectual property rights.
- · Microchip is willing to work with any customer who is concerned about the integrity of its code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code
  protection does not mean that we are guaranteeing the product is "unbreakable." Code protection is constantly
  evolving. We at Microchip are committed to continuously improving the code protection features of our products.
  Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act.
  If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue
  for relief under that Act.

## **Legal Notice**

Information contained in this publication is provided for the sole purpose of designing with and using Microchip products. Information regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL OR CONSEQUENTIAL LOSS, DAMAGE, COST OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

## **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, chipKIT, chipKIT logo, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PackeTime, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, FlashTec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, and Symmcom are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2020, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-7318-3

# **Quality Management System**

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.



# **Worldwide Sales and Service**

| AMERICAS                  | ASIA/PACIFIC          | ASIA/PACIFIC            | EUROPE                 |
|---------------------------|-----------------------|-------------------------|------------------------|
| Corporate Office          | Australia - Sydney    | India - Bangalore       | Austria - Wels         |
| 2355 West Chandler Blvd.  | Tel: 61-2-9868-6733   | Tel: 91-80-3090-4444    | Tel: 43-7242-2244-39   |
| Chandler, AZ 85224-6199   | China - Beijing       | India - New Delhi       | Fax: 43-7242-2244-393  |
| Tel: 480-792-7200         | Tel: 86-10-8569-7000  | Tel: 91-11-4160-8631    | Denmark - Copenhagen   |
| Fax: 480-792-7277         | China - Chengdu       | India - Pune            | Tel: 45-4485-5910      |
| Technical Support:        | Tel: 86-28-8665-5511  | Tel: 91-20-4121-0141    | Fax: 45-4485-2829      |
| www.microchip.com/support | China - Chongqing     | Japan - Osaka           | Finland - Espoo        |
| Web Address:              | Tel: 86-23-8980-9588  | Tel: 81-6-6152-7160     | Tel: 358-9-4520-820    |
| www.microchip.com         | China - Dongguan      | Japan - Tokyo           | France - Paris         |
| Atlanta                   | Tel: 86-769-8702-9880 | Tel: 81-3-6880- 3770    | Tel: 33-1-69-53-63-20  |
| Duluth, GA                | China - Guangzhou     | Korea - Daegu           | Fax: 33-1-69-30-90-79  |
| Tel: 678-957-9614         | Tel: 86-20-8755-8029  | Tel: 82-53-744-4301     | Germany - Garching     |
| Fax: 678-957-1455         | China - Hangzhou      | Korea - Seoul           | Tel: 49-8931-9700      |
| Austin, TX                | Tel: 86-571-8792-8115 | Tel: 82-2-554-7200      | Germany - Haan         |
| Tel: 512-257-3370         | China - Hong Kong SAR | Malaysia - Kuala Lumpur | Tel: 49-2129-3766400   |
| Boston                    | Tel: 852-2943-5100    | Tel: 60-3-7651-7906     | Germany - Heilbronn    |
| Westborough, MA           | China - Nanjing       | Malaysia - Penang       | Tel: 49-7131-72400     |
| Tel: 774-760-0087         | Tel: 86-25-8473-2460  | Tel: 60-4-227-8870      | Germany - Karlsruhe    |
| Fax: 774-760-0088         | China - Qingdao       | Philippines - Manila    | Tel: 49-721-625370     |
| Chicago                   | Tel: 86-532-8502-7355 | Tel: 63-2-634-9065      | Germany - Munich       |
| Itasca, IL                | China - Shanghai      | Singapore               | Tel: 49-89-627-144-0   |
| Tel: 630-285-0071         | Tel: 86-21-3326-8000  | Tel: 65-6334-8870       | Fax: 49-89-627-144-44  |
| Fax: 630-285-0075         | China - Shenyang      | Taiwan - Hsin Chu       | Germany - Rosenheim    |
| Dallas                    | Tel: 86-24-2334-2829  | Tel: 886-3-577-8366     | Tel: 49-8031-354-560   |
| Addison, TX               | China - Shenzhen      | Taiwan - Kaohsiung      | Israel - Ra'anana      |
| Tel: 972-818-7423         | Tel: 86-755-8864-2200 | Tel: 886-7-213-7830     | Tel: 972-9-744-7705    |
| Fax: 972-818-2924         | China - Suzhou        | Taiwan - Taipei         | Italy - Milan          |
| Detroit                   | Tel: 86-186-6233-1526 | Tel: 886-2-2508-8600    | Tel: 39-0331-742611    |
| Novi, MI                  | China - Wuhan         | Thailand - Bangkok      | Fax: 39-0331-466781    |
| Tel: 248-848-4000         | Tel: 86-27-5980-5300  | Tel: 66-2-694-1351      | Italy - Padova         |
| Houston, TX               | China - Xian          | Vietnam - Ho Chi Minh   | Tel: 39-049-7625286    |
| Tel: 281-894-5983         | Tel: 86-29-8833-7252  | Tel: 84-28-5448-2100    | Netherlands - Drunen   |
| Indianapolis              | China - Xiamen        |                         | Tel: 31-416-690399     |
| Noblesville, IN           | Tel: 86-592-2388138   |                         | Fax: 31-416-690340     |
| Tel: 317-773-8323         | China - Zhuhai        |                         | Norway - Trondheim     |
| Fax: 317-773-5453         | Tel: 86-756-3210040   |                         | Tel: 47-72884388       |
| Tel: 317-536-2380         | 15 55 155 52 155 15   |                         | Poland - Warsaw        |
| Los Angeles               |                       |                         | Tel: 48-22-3325737     |
| Mission Viejo, CA         |                       |                         | Romania - Bucharest    |
| Tel: 949-462-9523         |                       |                         | Tel: 40-21-407-87-50   |
| Fax: 949-462-9608         |                       |                         | Spain - Madrid         |
| Tel: 951-273-7800         |                       |                         | Tel: 34-91-708-08-90   |
| Raleigh, NC               |                       |                         | Fax: 34-91-708-08-91   |
| Tel: 919-844-7510         |                       |                         | Sweden - Gothenberg    |
| New York, NY              |                       |                         | Tel: 46-31-704-60-40   |
| Tel: 631-435-6000         |                       |                         | Sweden - Stockholm     |
| San Jose, CA              |                       |                         | Tel: 46-8-5090-4654    |
| Tel: 408-735-9110         |                       |                         | UK - Wokingham         |
| Tel: 408-436-4270         |                       |                         | Tel: 44-118-921-5800   |
| Canada - Toronto          |                       |                         | Fax: 44-118-921-5820   |
| Tel: 905-695-1980         |                       |                         | 1 da. 77-110-92 1-0020 |
| Fax: 905-695-2078         |                       |                         |                        |
| I an. 300-030-20/0        |                       |                         |                        |

DS80000934A-page 20 Errata © 2020 Microchip Technology Inc.